Back to home page

OSCL-LXR

 
 

    


0001 [
0002     {
0003         "ArchStdEvent": "SW_INCR"
0004     },
0005     {
0006         "ArchStdEvent": "INST_RETIRED"
0007     },
0008     {
0009         "ArchStdEvent": "EXC_RETURN"
0010     },
0011     {
0012         "ArchStdEvent": "CID_WRITE_RETIRED"
0013     },
0014     {
0015         "ArchStdEvent": "INST_SPEC"
0016     },
0017     {
0018         "ArchStdEvent": "TTBR_WRITE_RETIRED"
0019     },
0020     {
0021         "ArchStdEvent": "BR_RETIRED"
0022     },
0023     {
0024         "ArchStdEvent": "BR_MIS_PRED_RETIRED"
0025     },
0026     {
0027         "ArchStdEvent": "OP_RETIRED"
0028     },
0029     {
0030         "ArchStdEvent": "OP_SPEC"
0031     },
0032     {
0033         "ArchStdEvent": "LDREX_SPEC"
0034     },
0035     {
0036         "ArchStdEvent": "STREX_PASS_SPEC"
0037     },
0038     {
0039         "ArchStdEvent": "STREX_FAIL_SPEC"
0040     },
0041     {
0042         "ArchStdEvent": "STREX_SPEC"
0043     },
0044     {
0045         "ArchStdEvent": "LD_SPEC"
0046     },
0047     {
0048         "ArchStdEvent": "ST_SPEC"
0049     },
0050     {
0051         "ArchStdEvent": "DP_SPEC"
0052     },
0053     {
0054         "ArchStdEvent": "ASE_SPEC"
0055     },
0056     {
0057         "ArchStdEvent": "VFP_SPEC"
0058     },
0059     {
0060         "ArchStdEvent": "PC_WRITE_SPEC"
0061     },
0062     {
0063         "ArchStdEvent": "CRYPTO_SPEC"
0064     },
0065     {
0066         "ArchStdEvent": "BR_IMMED_SPEC"
0067     },
0068     {
0069         "ArchStdEvent": "BR_RETURN_SPEC"
0070     },
0071     {
0072         "ArchStdEvent": "BR_INDIRECT_SPEC"
0073     },
0074     {
0075         "ArchStdEvent": "ISB_SPEC"
0076     },
0077     {
0078         "ArchStdEvent": "DSB_SPEC"
0079     },
0080     {
0081         "ArchStdEvent": "DMB_SPEC"
0082     },
0083     {
0084         "ArchStdEvent": "RC_LD_SPEC"
0085     },
0086     {
0087         "ArchStdEvent": "RC_ST_SPEC"
0088     },
0089     {
0090         "ArchStdEvent": "ASE_INST_SPEC"
0091     },
0092     {
0093         "ArchStdEvent": "SVE_INST_SPEC"
0094     },
0095     {
0096         "ArchStdEvent": "FP_HP_SPEC"
0097     },
0098     {
0099         "ArchStdEvent": "FP_SP_SPEC"
0100     },
0101     {
0102         "ArchStdEvent": "FP_DP_SPEC"
0103     },
0104     {
0105         "ArchStdEvent": "SVE_PRED_SPEC"
0106     },
0107     {
0108         "ArchStdEvent": "SVE_PRED_EMPTY_SPEC"
0109     },
0110     {
0111         "ArchStdEvent": "SVE_PRED_FULL_SPEC"
0112     },
0113     {
0114         "ArchStdEvent": "SVE_PRED_PARTIAL_SPEC"
0115     },
0116     {
0117         "ArchStdEvent": "SVE_PRED_NOT_FULL_SPEC"
0118     },
0119     {
0120         "ArchStdEvent": "SVE_LDFF_SPEC"
0121     },
0122     {
0123         "ArchStdEvent": "SVE_LDFF_FAULT_SPEC"
0124     },
0125     {
0126         "ArchStdEvent": "FP_SCALE_OPS_SPEC"
0127     },
0128     {
0129         "ArchStdEvent": "FP_FIXED_OPS_SPEC"
0130     },
0131     {
0132         "ArchStdEvent": "ASE_SVE_INT8_SPEC"
0133     },
0134     {
0135         "ArchStdEvent": "ASE_SVE_INT16_SPEC"
0136     },
0137     {
0138         "ArchStdEvent": "ASE_SVE_INT32_SPEC"
0139     },
0140     {
0141         "ArchStdEvent": "ASE_SVE_INT64_SPEC"
0142     }
0143 ]