Back to home page

OSCL-LXR

 
 

    


0001 /* SPDX-License-Identifier: GPL-2.0 */
0002 #ifndef __WCD938X_H__
0003 #define __WCD938X_H__
0004 #include <linux/soundwire/sdw.h>
0005 #include <linux/soundwire/sdw_type.h>
0006 
0007 #define WCD938X_BASE_ADDRESS            (0x3000)
0008 #define WCD938X_ANA_PAGE_REGISTER               (0x3000)
0009 #define WCD938X_ANA_BIAS                        (0x3001)
0010 #define WCD938X_ANA_RX_SUPPLIES                 (0x3008)
0011 #define WCD938X_RX_BIAS_EN_MASK         BIT(0)
0012 #define WCD938X_REGULATOR_MODE_MASK     BIT(1)
0013 #define WCD938X_REGULATOR_MODE_CLASS_AB     1
0014 #define WCD938X_VNEG_EN_MASK            BIT(6)
0015 #define WCD938X_VPOS_EN_MASK            BIT(7)
0016 #define WCD938X_ANA_HPH                         (0x3009)
0017 #define WCD938X_HPHR_REF_EN_MASK        BIT(4)
0018 #define WCD938X_HPHL_REF_EN_MASK        BIT(5)
0019 #define WCD938X_HPHR_EN_MASK            BIT(6)
0020 #define WCD938X_HPHL_EN_MASK            BIT(7)
0021 #define WCD938X_ANA_EAR                         (0x300A)
0022 #define WCD938X_ANA_EAR_COMPANDER_CTL           (0x300B)
0023 #define WCD938X_GAIN_OVRD_REG_MASK      BIT(7)
0024 #define WCD938X_EAR_GAIN_MASK           GENMASK(6, 2)
0025 #define WCD938X_ANA_TX_CH1                      (0x300E)
0026 #define WCD938X_ANA_TX_CH2                      (0x300F)
0027 #define WCD938X_HPF1_INIT_MASK          BIT(6)
0028 #define WCD938X_HPF2_INIT_MASK          BIT(5)
0029 #define WCD938X_ANA_TX_CH3                      (0x3010)
0030 #define WCD938X_ANA_TX_CH4                      (0x3011)
0031 #define WCD938X_HPF3_INIT_MASK          BIT(6)
0032 #define WCD938X_HPF4_INIT_MASK          BIT(5)
0033 #define WCD938X_ANA_MICB1_MICB2_DSP_EN_LOGIC    (0x3012)
0034 #define WCD938X_ANA_MICB3_DSP_EN_LOGIC          (0x3013)
0035 #define WCD938X_ANA_MBHC_MECH                   (0x3014)
0036 #define WCD938X_MBHC_L_DET_EN_MASK      BIT(7)
0037 #define WCD938X_MBHC_L_DET_EN           BIT(7)
0038 #define WCD938X_MBHC_GND_DET_EN_MASK        BIT(6)
0039 #define WCD938X_MBHC_MECH_DETECT_TYPE_MASK  BIT(5)
0040 #define WCD938X_MBHC_MECH_DETECT_TYPE_INS   1
0041 #define WCD938X_MBHC_HPHL_PLUG_TYPE_MASK    BIT(4)
0042 #define WCD938X_MBHC_HPHL_PLUG_TYPE_NO      1
0043 #define WCD938X_MBHC_GND_PLUG_TYPE_MASK     BIT(3)
0044 #define WCD938X_MBHC_GND_PLUG_TYPE_NO       1
0045 #define WCD938X_MBHC_HSL_PULLUP_COMP_EN     BIT(2)
0046 #define WCD938X_MBHC_HSG_PULLUP_COMP_EN     BIT(1)
0047 #define WCD938X_MBHC_HPHL_100K_TO_GND_EN    BIT(0)
0048 
0049 #define WCD938X_ANA_MBHC_ELECT                  (0x3015)
0050 #define WCD938X_ANA_MBHC_BD_ISRC_CTL_MASK   GENMASK(6, 4)
0051 #define WCD938X_ANA_MBHC_BD_ISRC_100UA      GENMASK(5, 4)
0052 #define WCD938X_ANA_MBHC_BD_ISRC_OFF        0
0053 #define WCD938X_ANA_MBHC_BIAS_EN_MASK       BIT(0)
0054 #define WCD938X_ANA_MBHC_BIAS_EN        BIT(0)
0055 #define WCD938X_ANA_MBHC_ZDET                   (0x3016)
0056 #define WCD938X_ANA_MBHC_RESULT_1               (0x3017)
0057 #define WCD938X_ANA_MBHC_RESULT_2               (0x3018)
0058 #define WCD938X_ANA_MBHC_RESULT_3               (0x3019)
0059 #define WCD938X_MBHC_BTN_RESULT_MASK        GENMASK(2, 0)
0060 #define WCD938X_ANA_MBHC_BTN0                   (0x301A)
0061 #define WCD938X_MBHC_BTN_VTH_MASK       GENMASK(7, 2)
0062 #define WCD938X_ANA_MBHC_BTN1                   (0x301B)
0063 #define WCD938X_ANA_MBHC_BTN2                   (0x301C)
0064 #define WCD938X_ANA_MBHC_BTN3                   (0x301D)
0065 #define WCD938X_ANA_MBHC_BTN4                   (0x301E)
0066 #define WCD938X_ANA_MBHC_BTN5                   (0x301F)
0067 #define WCD938X_VTH_MASK            GENMASK(7, 2)
0068 #define WCD938X_ANA_MBHC_BTN6                   (0x3020)
0069 #define WCD938X_ANA_MBHC_BTN7                   (0x3021)
0070 #define WCD938X_ANA_MICB1                       (0x3022)
0071 #define WCD938X_MICB_VOUT_MASK          GENMASK(5, 0)
0072 #define WCD938X_MICB_EN_MASK            GENMASK(7, 6)
0073 #define WCD938X_MICB_DISABLE            0
0074 #define WCD938X_MICB_ENABLE         1
0075 #define WCD938X_MICB_PULL_UP            2
0076 #define WCD938X_MICB_PULL_DOWN          3
0077 #define WCD938X_ANA_MICB2                       (0x3023)
0078 #define WCD938X_ANA_MICB2_ENABLE        BIT(6)
0079 #define WCD938X_ANA_MICB2_ENABLE_MASK       GENMASK(7, 6)
0080 #define WCD938X_ANA_MICB2_VOUT_MASK     GENMASK(5, 0)
0081 #define WCD938X_ANA_MICB2_RAMP                  (0x3024)
0082 #define WCD938X_RAMP_EN_MASK            BIT(7)
0083 #define WCD938X_RAMP_SHIFT_CTRL_MASK        GENMASK(4, 2)
0084 #define WCD938X_ANA_MICB3                       (0x3025)
0085 #define WCD938X_ANA_MICB4                       (0x3026)
0086 #define WCD938X_BIAS_CTL                        (0x3028)
0087 #define WCD938X_BIAS_VBG_FINE_ADJ               (0x3029)
0088 #define WCD938X_LDOL_VDDCX_ADJUST               (0x3040)
0089 #define WCD938X_LDOL_DISABLE_LDOL               (0x3041)
0090 #define WCD938X_MBHC_CTL_CLK                    (0x3056)
0091 #define WCD938X_MBHC_CTL_ANA                    (0x3057)
0092 #define WCD938X_MBHC_CTL_SPARE_1                (0x3058)
0093 #define WCD938X_MBHC_CTL_SPARE_2                (0x3059)
0094 #define WCD938X_MBHC_CTL_BCS                    (0x305A)
0095 #define WCD938X_MBHC_MOISTURE_DET_FSM_STATUS    (0x305B)
0096 #define WCD938X_MBHC_TEST_CTL                   (0x305C)
0097 #define WCD938X_LDOH_MODE                       (0x3067)
0098 #define WCD938X_LDOH_EN_MASK            BIT(7)
0099 #define WCD938X_LDOH_BIAS                       (0x3068)
0100 #define WCD938X_LDOH_STB_LOADS                  (0x3069)
0101 #define WCD938X_LDOH_SLOWRAMP                   (0x306A)
0102 #define WCD938X_MICB1_TEST_CTL_1                (0x306B)
0103 #define WCD938X_MICB1_TEST_CTL_2                (0x306C)
0104 #define WCD938X_MICB1_TEST_CTL_3                (0x306D)
0105 #define WCD938X_MICB2_TEST_CTL_1                (0x306E)
0106 #define WCD938X_MICB2_TEST_CTL_2                (0x306F)
0107 #define WCD938X_MICB2_TEST_CTL_3                (0x3070)
0108 #define WCD938X_MICB3_TEST_CTL_1                (0x3071)
0109 #define WCD938X_MICB3_TEST_CTL_2                (0x3072)
0110 #define WCD938X_MICB3_TEST_CTL_3                (0x3073)
0111 #define WCD938X_MICB4_TEST_CTL_1                (0x3074)
0112 #define WCD938X_MICB4_TEST_CTL_2                (0x3075)
0113 #define WCD938X_MICB4_TEST_CTL_3                (0x3076)
0114 #define WCD938X_TX_COM_ADC_VCM                  (0x3077)
0115 #define WCD938X_TX_COM_BIAS_ATEST               (0x3078)
0116 #define WCD938X_TX_COM_SPARE1                   (0x3079)
0117 #define WCD938X_TX_COM_SPARE2                   (0x307A)
0118 #define WCD938X_TX_COM_TXFE_DIV_CTL             (0x307B)
0119 #define WCD938X_TX_COM_TXFE_DIV_START           (0x307C)
0120 #define WCD938X_TX_COM_SPARE3                   (0x307D)
0121 #define WCD938X_TX_COM_SPARE4                   (0x307E)
0122 #define WCD938X_TX_1_2_TEST_EN                  (0x307F)
0123 #define WCD938X_TX_1_2_ADC_IB                   (0x3080)
0124 #define WCD938X_TX_1_2_ATEST_REFCTL             (0x3081)
0125 #define WCD938X_TX_1_2_TEST_CTL                 (0x3082)
0126 #define WCD938X_TX_1_2_TEST_BLK_EN1             (0x3083)
0127 #define WCD938X_TX_1_2_TXFE1_CLKDIV             (0x3084)
0128 #define WCD938X_TX_1_2_SAR2_ERR                 (0x3085)
0129 #define WCD938X_TX_1_2_SAR1_ERR                 (0x3086)
0130 #define WCD938X_TX_3_4_TEST_EN                  (0x3087)
0131 #define WCD938X_TX_3_4_ADC_IB                   (0x3088)
0132 #define WCD938X_TX_3_4_ATEST_REFCTL             (0x3089)
0133 #define WCD938X_TX_3_4_TEST_CTL                 (0x308A)
0134 #define WCD938X_TX_3_4_TEST_BLK_EN3             (0x308B)
0135 #define WCD938X_TX_3_4_TXFE3_CLKDIV             (0x308C)
0136 #define WCD938X_TX_3_4_SAR4_ERR                 (0x308D)
0137 #define WCD938X_TX_3_4_SAR3_ERR                 (0x308E)
0138 #define WCD938X_TX_3_4_TEST_BLK_EN2             (0x308F)
0139 #define WCD938X_TX_3_4_TXFE2_CLKDIV             (0x3090)
0140 #define WCD938X_TX_3_4_SPARE1                   (0x3091)
0141 #define WCD938X_TX_3_4_TEST_BLK_EN4             (0x3092)
0142 #define WCD938X_TX_3_4_TXFE4_CLKDIV             (0x3093)
0143 #define WCD938X_TX_3_4_SPARE2                   (0x3094)
0144 #define WCD938X_CLASSH_MODE_1                   (0x3097)
0145 #define WCD938X_CLASSH_MODE_2                   (0x3098)
0146 #define WCD938X_CLASSH_MODE_3                   (0x3099)
0147 #define WCD938X_CLASSH_CTRL_VCL_1               (0x309A)
0148 #define WCD938X_CLASSH_CTRL_VCL_2               (0x309B)
0149 #define WCD938X_CLASSH_CTRL_CCL_1               (0x309C)
0150 #define WCD938X_CLASSH_CTRL_CCL_2               (0x309D)
0151 #define WCD938X_CLASSH_CTRL_CCL_3               (0x309E)
0152 #define WCD938X_CLASSH_CTRL_CCL_4               (0x309F)
0153 #define WCD938X_CLASSH_CTRL_CCL_5               (0x30A0)
0154 #define WCD938X_CLASSH_BUCK_TMUX_A_D            (0x30A1)
0155 #define WCD938X_CLASSH_BUCK_SW_DRV_CNTL         (0x30A2)
0156 #define WCD938X_CLASSH_SPARE                    (0x30A3)
0157 #define WCD938X_FLYBACK_EN                      (0x30A4)
0158 #define WCD938X_EN_CUR_DET_MASK         BIT(2)
0159 #define WCD938X_FLYBACK_VNEG_CTRL_1             (0x30A5)
0160 #define WCD938X_FLYBACK_VNEG_CTRL_2             (0x30A6)
0161 #define WCD938X_FLYBACK_VNEG_CTRL_3             (0x30A7)
0162 #define WCD938X_FLYBACK_VNEG_CTRL_4             (0x30A8)
0163 #define WCD938X_FLYBACK_VNEG_CTRL_5             (0x30A9)
0164 #define WCD938X_FLYBACK_VNEG_CTRL_6             (0x30AA)
0165 #define WCD938X_FLYBACK_VNEG_CTRL_7             (0x30AB)
0166 #define WCD938X_FLYBACK_VNEG_CTRL_8             (0x30AC)
0167 #define WCD938X_FLYBACK_VNEG_CTRL_9             (0x30AD)
0168 #define WCD938X_FLYBACK_VNEGDAC_CTRL_1          (0x30AE)
0169 #define WCD938X_FLYBACK_VNEGDAC_CTRL_2          (0x30AF)
0170 #define WCD938X_FLYBACK_VNEGDAC_CTRL_3          (0x30B0)
0171 #define WCD938X_FLYBACK_CTRL_1                  (0x30B1)
0172 #define WCD938X_FLYBACK_TEST_CTL                (0x30B2)
0173 #define WCD938X_RX_AUX_SW_CTL                   (0x30B3)
0174 #define WCD938X_RX_PA_AUX_IN_CONN               (0x30B4)
0175 #define WCD938X_RX_TIMER_DIV                    (0x30B5)
0176 #define WCD938X_RX_OCP_CTL                      (0x30B6)
0177 #define WCD938X_RX_OCP_COUNT                    (0x30B7)
0178 #define WCD938X_RX_BIAS_EAR_DAC                 (0x30B8)
0179 #define WCD938X_RX_BIAS_EAR_AMP                 (0x30B9)
0180 #define WCD938X_RX_BIAS_HPH_LDO                 (0x30BA)
0181 #define WCD938X_RX_BIAS_HPH_PA                  (0x30BB)
0182 #define WCD938X_RX_BIAS_HPH_RDACBUFF_CNP2       (0x30BC)
0183 #define WCD938X_RX_BIAS_HPH_RDAC_LDO            (0x30BD)
0184 #define WCD938X_RX_BIAS_HPH_CNP1                (0x30BE)
0185 #define WCD938X_RX_BIAS_HPH_LOWPOWER            (0x30BF)
0186 #define WCD938X_RX_BIAS_AUX_DAC                 (0x30C0)
0187 #define WCD938X_RX_BIAS_AUX_AMP                 (0x30C1)
0188 #define WCD938X_RX_BIAS_VNEGDAC_BLEEDER         (0x30C2)
0189 #define WCD938X_RX_BIAS_MISC                    (0x30C3)
0190 #define WCD938X_RX_BIAS_BUCK_RST                (0x30C4)
0191 #define WCD938X_RX_BIAS_BUCK_VREF_ERRAMP        (0x30C5)
0192 #define WCD938X_RX_BIAS_FLYB_ERRAMP             (0x30C6)
0193 #define WCD938X_RX_BIAS_FLYB_BUFF               (0x30C7)
0194 #define WCD938X_RX_BIAS_FLYB_MID_RST            (0x30C8)
0195 #define WCD938X_HPH_L_STATUS                    (0x30C9)
0196 #define WCD938X_HPH_R_STATUS                    (0x30CA)
0197 #define WCD938X_HPH_CNP_EN                      (0x30CB)
0198 #define WCD938X_HPH_CNP_WG_CTL                  (0x30CC)
0199 #define WCD938X_HPH_CNP_WG_TIME                 (0x30CD)
0200 #define WCD938X_HPH_OCP_CTL                     (0x30CE)
0201 #define WCD938X_HPH_AUTO_CHOP                   (0x30CF)
0202 #define WCD938X_HPH_CHOP_CTL                    (0x30D0)
0203 #define WCD938X_HPH_PA_CTL1                     (0x30D1)
0204 #define WCD938X_HPH_PA_CTL2                     (0x30D2)
0205 #define WCD938X_HPHPA_GND_R_MASK        BIT(6)
0206 #define WCD938X_HPHPA_GND_L_MASK        BIT(4)
0207 #define WCD938X_HPH_L_EN                        (0x30D3)
0208 #define WCD938X_HPH_L_TEST                      (0x30D4)
0209 #define WCD938X_HPH_L_ATEST                     (0x30D5)
0210 #define WCD938X_HPH_R_EN                        (0x30D6)
0211 #define WCD938X_GAIN_SRC_SEL_MASK       BIT(5)
0212 #define WCD938X_GAIN_SRC_SEL_REGISTER       1
0213 #define WCD938X_HPH_R_TEST                      (0x30D7)
0214 #define WCD938X_HPH_R_ATEST                     (0x30D8)
0215 #define WCD938X_HPHPA_GND_OVR_MASK      BIT(1)
0216 #define WCD938X_HPH_RDAC_CLK_CTL1               (0x30D9)
0217 #define WCD938X_CHOP_CLK_EN_MASK        BIT(7)
0218 #define WCD938X_HPH_RDAC_CLK_CTL2               (0x30DA)
0219 #define WCD938X_HPH_RDAC_LDO_CTL                (0x30DB)
0220 #define WCD938X_HPH_RDAC_CHOP_CLK_LP_CTL        (0x30DC)
0221 #define WCD938X_HPH_REFBUFF_UHQA_CTL            (0x30DD)
0222 #define WCD938X_HPH_REFBUFF_LP_CTL              (0x30DE)
0223 #define WCD938X_PREREF_FLIT_BYPASS_MASK     BIT(0)
0224 #define WCD938X_HPH_L_DAC_CTL                   (0x30DF)
0225 #define WCD938X_HPH_R_DAC_CTL                   (0x30E0)
0226 #define WCD938X_HPH_SURGE_HPHLR_SURGE_COMP_SEL  (0x30E1)
0227 #define WCD938X_HPH_SURGE_HPHLR_SURGE_EN        (0x30E2)
0228 #define WCD938X_HPH_SURGE_HPHLR_SURGE_MISC1     (0x30E3)
0229 #define WCD938X_HPH_SURGE_HPHLR_SURGE_STATUS    (0x30E4)
0230 #define WCD938X_EAR_EAR_EN_REG                  (0x30E9)
0231 #define WCD938X_EAR_EAR_PA_CON                  (0x30EA)
0232 #define WCD938X_EAR_EAR_SP_CON                  (0x30EB)
0233 #define WCD938X_EAR_EAR_DAC_CON                 (0x30EC)
0234 #define WCD938X_DAC_SAMPLE_EDGE_SEL_MASK    BIT(7)
0235 #define WCD938X_EAR_EAR_CNP_FSM_CON             (0x30ED)
0236 #define WCD938X_EAR_TEST_CTL                    (0x30EE)
0237 #define WCD938X_EAR_STATUS_REG_1                (0x30EF)
0238 #define WCD938X_EAR_STATUS_REG_2                (0x30F0)
0239 #define WCD938X_ANA_NEW_PAGE_REGISTER           (0x3100)
0240 #define WCD938X_HPH_NEW_ANA_HPH2                (0x3101)
0241 #define WCD938X_HPH_NEW_ANA_HPH3                (0x3102)
0242 #define WCD938X_SLEEP_CTL                       (0x3103)
0243 #define WCD938X_SLEEP_WATCHDOG_CTL              (0x3104)
0244 #define WCD938X_MBHC_NEW_ELECT_REM_CLAMP_CTL    (0x311F)
0245 #define WCD938X_MBHC_NEW_CTL_1                  (0x3120)
0246 #define WCD938X_MBHC_CTL_RCO_EN_MASK        BIT(7)
0247 #define WCD938X_MBHC_CTL_RCO_EN         BIT(7)
0248 #define WCD938X_MBHC_BTN_DBNC_MASK      GENMASK(1, 0)
0249 #define WCD938X_MBHC_BTN_DBNC_T_16_MS       0x2
0250 #define WCD938X_MBHC_NEW_CTL_2                  (0x3121)
0251 #define WCD938X_M_RTH_CTL_MASK          GENMASK(3, 2)
0252 #define WCD938X_MBHC_HS_VREF_CTL_MASK       GENMASK(1, 0)
0253 #define WCD938X_MBHC_HS_VREF_1P5_V      0x1
0254 #define WCD938X_MBHC_NEW_PLUG_DETECT_CTL        (0x3122)
0255 #define WCD938X_MBHC_DBNC_TIMER_INSREM_DBNC_T_96_MS 0x6
0256 
0257 #define WCD938X_MBHC_NEW_ZDET_ANA_CTL           (0x3123)
0258 #define WCD938X_ZDET_RANGE_CTL_MASK     GENMASK(3, 0)
0259 #define WCD938X_ZDET_MAXV_CTL_MASK      GENMASK(6, 4)
0260 #define WCD938X_MBHC_NEW_ZDET_RAMP_CTL          (0x3124)
0261 #define WCD938X_MBHC_NEW_FSM_STATUS             (0x3125)
0262 #define WCD938X_MBHC_NEW_ADC_RESULT             (0x3126)
0263 #define WCD938X_TX_NEW_AMIC_MUX_CFG             (0x3127)
0264 #define WCD938X_AUX_AUXPA                       (0x3128)
0265 #define WCD938X_AUXPA_CLK_EN_MASK       BIT(4)
0266 #define WCD938X_LDORXTX_MODE                    (0x3129)
0267 #define WCD938X_LDORXTX_CONFIG                  (0x312A)
0268 #define WCD938X_DIE_CRACK_DIE_CRK_DET_EN        (0x312C)
0269 #define WCD938X_DIE_CRACK_DIE_CRK_DET_OUT       (0x312D)
0270 #define WCD938X_HPH_NEW_INT_RDAC_GAIN_CTL       (0x3132)
0271 #define WCD938X_HPH_NEW_INT_RDAC_HD2_CTL_L      (0x3133)
0272 #define WCD938X_HPH_NEW_INT_RDAC_VREF_CTL       (0x3134)
0273 #define WCD938X_HPH_NEW_INT_RDAC_OVERRIDE_CTL   (0x3135)
0274 #define WCD938X_HPH_NEW_INT_RDAC_HD2_CTL_R      (0x3136)
0275 #define WCD938X_HPH_RES_DIV_MASK        GENMASK(4, 0)
0276 #define WCD938X_HPH_NEW_INT_PA_MISC1            (0x3137)
0277 #define WCD938X_HPH_NEW_INT_PA_MISC2            (0x3138)
0278 #define WCD938X_HPH_NEW_INT_PA_RDAC_MISC        (0x3139)
0279 #define WCD938X_HPH_NEW_INT_HPH_TIMER1          (0x313A)
0280 #define WCD938X_AUTOCHOP_TIMER_EN       BIT(1)
0281 #define WCD938X_HPH_NEW_INT_HPH_TIMER2          (0x313B)
0282 #define WCD938X_HPH_NEW_INT_HPH_TIMER3          (0x313C)
0283 #define WCD938X_HPH_NEW_INT_HPH_TIMER4          (0x313D)
0284 #define WCD938X_HPH_NEW_INT_PA_RDAC_MISC2       (0x313E)
0285 #define WCD938X_HPH_NEW_INT_PA_RDAC_MISC3       (0x313F)
0286 #define WCD938X_HPH_NEW_INT_RDAC_HD2_CTL_L_NEW  (0x3140)
0287 #define WCD938X_HPH_NEW_INT_RDAC_HD2_CTL_R_NEW  (0x3141)
0288 #define WCD938X_RX_NEW_INT_HPH_RDAC_BIAS_LOHIFI (0x3145)
0289 #define WCD938X_RX_NEW_INT_HPH_RDAC_BIAS_ULP    (0x3146)
0290 #define WCD938X_RX_NEW_INT_HPH_RDAC_LDO_LP      (0x3147)
0291 #define WCD938X_MBHC_NEW_INT_MOISTURE_DET_DC_CTRL  (0x31AF)
0292 #define WCD938X_MBHC_NEW_INT_MOISTURE_DET_POLLING_CTRL (0x31B0)
0293 #define WCD938X_MOISTURE_EN_POLLING_MASK    BIT(2)
0294 #define WCD938X_MBHC_NEW_INT_MECH_DET_CURRENT   (0x31B1)
0295 #define WCD938X_HSDET_PULLUP_C_MASK     GENMASK(4, 0)
0296 #define WCD938X_MBHC_NEW_INT_SPARE_2            (0x31B2)
0297 #define WCD938X_EAR_INT_NEW_EAR_CHOPPER_CON     (0x31B7)
0298 #define WCD938X_EAR_INT_NEW_CNP_VCM_CON1        (0x31B8)
0299 #define WCD938X_EAR_INT_NEW_CNP_VCM_CON2        (0x31B9)
0300 #define WCD938X_EAR_INT_NEW_EAR_DYNAMIC_BIAS    (0x31BA)
0301 #define WCD938X_AUX_INT_EN_REG                  (0x31BD)
0302 #define WCD938X_AUX_INT_PA_CTRL                 (0x31BE)
0303 #define WCD938X_AUX_INT_SP_CTRL                 (0x31BF)
0304 #define WCD938X_AUX_INT_DAC_CTRL                (0x31C0)
0305 #define WCD938X_AUX_INT_CLK_CTRL                (0x31C1)
0306 #define WCD938X_AUX_INT_TEST_CTRL               (0x31C2)
0307 #define WCD938X_AUX_INT_STATUS_REG              (0x31C3)
0308 #define WCD938X_AUX_INT_MISC                    (0x31C4)
0309 #define WCD938X_LDORXTX_INT_BIAS                (0x31C5)
0310 #define WCD938X_LDORXTX_INT_STB_LOADS_DTEST     (0x31C6)
0311 #define WCD938X_LDORXTX_INT_TEST0               (0x31C7)
0312 #define WCD938X_LDORXTX_INT_STARTUP_TIMER       (0x31C8)
0313 #define WCD938X_LDORXTX_INT_TEST1               (0x31C9)
0314 #define WCD938X_LDORXTX_INT_STATUS              (0x31CA)
0315 #define WCD938X_SLEEP_INT_WATCHDOG_CTL_1        (0x31D0)
0316 #define WCD938X_SLEEP_INT_WATCHDOG_CTL_2        (0x31D1)
0317 #define WCD938X_DIE_CRACK_INT_DIE_CRK_DET_INT1  (0x31D3)
0318 #define WCD938X_DIE_CRACK_INT_DIE_CRK_DET_INT2  (0x31D4)
0319 #define WCD938X_TX_COM_NEW_INT_TXFE_DIVSTOP_L2  (0x31D5)
0320 #define WCD938X_TX_COM_NEW_INT_TXFE_DIVSTOP_L1  (0x31D6)
0321 #define WCD938X_TX_COM_NEW_INT_TXFE_DIVSTOP_L0  (0x31D7)
0322 #define WCD938X_TX_COM_NEW_INT_TXFE_DIVSTOP_ULP1P2M (0x31D8)
0323 #define WCD938X_TX_COM_NEW_INT_TXFE_DIVSTOP_ULP0P6M (0x31D9)
0324 #define WCD938X_TX_COM_NEW_INT_TXFE_ICTRL_STG1_L2L1 (0x31DA)
0325 #define WCD938X_TX_COM_NEW_INT_TXFE_ICTRL_STG1_L0       (0x31DB)
0326 #define WCD938X_TX_COM_NEW_INT_TXFE_ICTRL_STG1_ULP      (0x31DC)
0327 #define WCD938X_TX_COM_NEW_INT_TXFE_ICTRL_STG2MAIN_L2L1 (0x31DD)
0328 #define WCD938X_TX_COM_NEW_INT_TXFE_ICTRL_STG2MAIN_L0   (0x31DE)
0329 #define WCD938X_TX_COM_NEW_INT_TXFE_ICTRL_STG2MAIN_ULP  (0x31DF)
0330 #define WCD938X_TX_COM_NEW_INT_TXFE_ICTRL_STG2CASC_L2L1L0 (0x31E0)
0331 #define WCD938X_TX_COM_NEW_INT_TXFE_ICTRL_STG2CASC_ULP  (0x31E1)
0332 #define WCD938X_TX_COM_NEW_INT_TXADC_SCBIAS_L2L1    (0x31E2)
0333 #define WCD938X_TX_COM_NEW_INT_TXADC_SCBIAS_L0ULP   (0x31E3)
0334 #define WCD938X_TX_COM_NEW_INT_TXADC_INT_L2     (0x31E4)
0335 #define WCD938X_TX_COM_NEW_INT_TXADC_INT_L1     (0x31E5)
0336 #define WCD938X_TX_COM_NEW_INT_TXADC_INT_L0     (0x31E6)
0337 #define WCD938X_TX_COM_NEW_INT_TXADC_INT_ULP    (0x31E7)
0338 #define WCD938X_DIGITAL_PAGE_REGISTER           (0x3400)
0339 #define WCD938X_DIGITAL_CHIP_ID0                (0x3401)
0340 #define WCD938X_DIGITAL_CHIP_ID1                (0x3402)
0341 #define WCD938X_DIGITAL_CHIP_ID2                (0x3403)
0342 #define WCD938X_DIGITAL_CHIP_ID3                (0x3404)
0343 #define WCD938X_DIGITAL_SWR_TX_CLK_RATE         (0x3405)
0344 #define WCD938X_DIGITAL_CDC_RST_CTL             (0x3406)
0345 #define WCD938X_DIGITAL_TOP_CLK_CFG             (0x3407)
0346 #define WCD938X_DIGITAL_CDC_ANA_CLK_CTL         (0x3408)
0347 #define WCD938X_ANA_RX_CLK_EN_MASK      BIT(0)
0348 #define WCD938X_ANA_RX_DIV2_CLK_EN_MASK     BIT(1)
0349 #define WCD938X_ANA_RX_DIV4_CLK_EN_MASK     BIT(2)
0350 #define WCD938X_ANA_TX_CLK_EN_MASK      BIT(3)
0351 #define WCD938X_ANA_TX_DIV2_CLK_EN_MASK     BIT(4)
0352 #define WCD938X_ANA_TX_DIV4_CLK_EN_MASK     BIT(5)
0353 #define WCD938X_DIGITAL_CDC_DIG_CLK_CTL         (0x3409)
0354 #define WCD938X_TXD3_CLK_EN_MASK        BIT(7)
0355 #define WCD938X_TXD2_CLK_EN_MASK        BIT(6)
0356 #define WCD938X_TXD1_CLK_EN_MASK        BIT(5)
0357 #define WCD938X_TXD0_CLK_EN_MASK        BIT(4)
0358 #define WCD938X_TX_CLK_EN_MASK          GENMASK(7, 4)
0359 #define WCD938X_RXD2_CLK_EN_MASK        BIT(2)
0360 #define WCD938X_RXD1_CLK_EN_MASK        BIT(1)
0361 #define WCD938X_RXD0_CLK_EN_MASK        BIT(0)
0362 #define WCD938X_DIGITAL_SWR_RST_EN              (0x340A)
0363 #define WCD938X_DIGITAL_CDC_PATH_MODE           (0x340B)
0364 #define WCD938X_DIGITAL_CDC_RX_RST              (0x340C)
0365 #define WCD938X_DIGITAL_CDC_RX0_CTL             (0x340D)
0366 #define WCD938X_DEM_DITHER_ENABLE_MASK      BIT(6)
0367 #define WCD938X_DIGITAL_CDC_RX1_CTL             (0x340E)
0368 #define WCD938X_DIGITAL_CDC_RX2_CTL             (0x340F)
0369 #define WCD938X_DIGITAL_CDC_TX_ANA_MODE_0_1     (0x3410)
0370 #define WCD938X_TXD0_MODE_MASK          GENMASK(3, 0)
0371 #define WCD938X_TXD1_MODE_MASK          GENMASK(7, 4)
0372 #define WCD938X_DIGITAL_CDC_TX_ANA_MODE_2_3     (0x3411)
0373 #define WCD938X_TXD2_MODE_MASK          GENMASK(3, 0)
0374 #define WCD938X_TXD3_MODE_MASK          GENMASK(7, 4)
0375 #define WCD938X_DIGITAL_CDC_COMP_CTL_0          (0x3414)
0376 #define WCD938X_HPHR_COMP_EN_MASK       BIT(0)
0377 #define WCD938X_HPHL_COMP_EN_MASK       BIT(1)
0378 #define WCD938X_DIGITAL_CDC_ANA_TX_CLK_CTL      (0x3417)
0379 #define WCD938X_TX_SC_CLK_EN_MASK       BIT(0)
0380 #define WCD938X_DIGITAL_CDC_HPH_DSM_A1_0        (0x3418)
0381 #define WCD938X_DIGITAL_CDC_HPH_DSM_A1_1        (0x3419)
0382 #define WCD938X_DIGITAL_CDC_HPH_DSM_A2_0        (0x341A)
0383 #define WCD938X_DIGITAL_CDC_HPH_DSM_A2_1        (0x341B)
0384 #define WCD938X_DIGITAL_CDC_HPH_DSM_A3_0        (0x341C)
0385 #define WCD938X_DIGITAL_CDC_HPH_DSM_A3_1        (0x341D)
0386 #define WCD938X_DIGITAL_CDC_HPH_DSM_A4_0        (0x341E)
0387 #define WCD938X_DIGITAL_CDC_HPH_DSM_A4_1        (0x341F)
0388 #define WCD938X_DIGITAL_CDC_HPH_DSM_A5_0        (0x3420)
0389 #define WCD938X_DIGITAL_CDC_HPH_DSM_A5_1        (0x3421)
0390 #define WCD938X_DIGITAL_CDC_HPH_DSM_A6_0        (0x3422)
0391 #define WCD938X_DIGITAL_CDC_HPH_DSM_A7_0        (0x3423)
0392 #define WCD938X_DIGITAL_CDC_HPH_DSM_C_0         (0x3424)
0393 #define WCD938X_DIGITAL_CDC_HPH_DSM_C_1         (0x3425)
0394 #define WCD938X_DIGITAL_CDC_HPH_DSM_C_2         (0x3426)
0395 #define WCD938X_DIGITAL_CDC_HPH_DSM_C_3         (0x3427)
0396 #define WCD938X_DIGITAL_CDC_HPH_DSM_R1          (0x3428)
0397 #define WCD938X_DIGITAL_CDC_HPH_DSM_R2          (0x3429)
0398 #define WCD938X_DIGITAL_CDC_HPH_DSM_R3          (0x342A)
0399 #define WCD938X_DIGITAL_CDC_HPH_DSM_R4          (0x342B)
0400 #define WCD938X_DIGITAL_CDC_HPH_DSM_R5          (0x342C)
0401 #define WCD938X_DIGITAL_CDC_HPH_DSM_R6          (0x342D)
0402 #define WCD938X_DIGITAL_CDC_HPH_DSM_R7          (0x342E)
0403 #define WCD938X_DIGITAL_CDC_AUX_DSM_A1_0        (0x342F)
0404 #define WCD938X_DIGITAL_CDC_AUX_DSM_A1_1        (0x3430)
0405 #define WCD938X_DIGITAL_CDC_AUX_DSM_A2_0        (0x3431)
0406 #define WCD938X_DIGITAL_CDC_AUX_DSM_A2_1        (0x3432)
0407 #define WCD938X_DIGITAL_CDC_AUX_DSM_A3_0        (0x3433)
0408 #define WCD938X_DIGITAL_CDC_AUX_DSM_A3_1        (0x3434)
0409 #define WCD938X_DIGITAL_CDC_AUX_DSM_A4_0        (0x3435)
0410 #define WCD938X_DIGITAL_CDC_AUX_DSM_A4_1        (0x3436)
0411 #define WCD938X_DIGITAL_CDC_AUX_DSM_A5_0        (0x3437)
0412 #define WCD938X_DIGITAL_CDC_AUX_DSM_A5_1        (0x3438)
0413 #define WCD938X_DIGITAL_CDC_AUX_DSM_A6_0        (0x3439)
0414 #define WCD938X_DIGITAL_CDC_AUX_DSM_A7_0        (0x343A)
0415 #define WCD938X_DIGITAL_CDC_AUX_DSM_C_0         (0x343B)
0416 #define WCD938X_DIGITAL_CDC_AUX_DSM_C_1         (0x343C)
0417 #define WCD938X_DIGITAL_CDC_AUX_DSM_C_2         (0x343D)
0418 #define WCD938X_DIGITAL_CDC_AUX_DSM_C_3         (0x343E)
0419 #define WCD938X_DIGITAL_CDC_AUX_DSM_R1          (0x343F)
0420 #define WCD938X_DIGITAL_CDC_AUX_DSM_R2          (0x3440)
0421 #define WCD938X_DIGITAL_CDC_AUX_DSM_R3          (0x3441)
0422 #define WCD938X_DIGITAL_CDC_AUX_DSM_R4          (0x3442)
0423 #define WCD938X_DIGITAL_CDC_AUX_DSM_R5          (0x3443)
0424 #define WCD938X_DIGITAL_CDC_AUX_DSM_R6          (0x3444)
0425 #define WCD938X_DIGITAL_CDC_AUX_DSM_R7          (0x3445)
0426 #define WCD938X_DIGITAL_CDC_HPH_GAIN_RX_0       (0x3446)
0427 #define WCD938X_DIGITAL_CDC_HPH_GAIN_RX_1       (0x3447)
0428 #define WCD938X_DIGITAL_CDC_HPH_GAIN_DSD_0      (0x3448)
0429 #define WCD938X_DIGITAL_CDC_HPH_GAIN_DSD_1      (0x3449)
0430 #define WCD938X_DIGITAL_CDC_HPH_GAIN_DSD_2      (0x344A)
0431 #define WCD938X_DIGITAL_CDC_AUX_GAIN_DSD_0      (0x344B)
0432 #define WCD938X_DIGITAL_CDC_AUX_GAIN_DSD_1      (0x344C)
0433 #define WCD938X_DIGITAL_CDC_AUX_GAIN_DSD_2      (0x344D)
0434 #define WCD938X_DIGITAL_CDC_HPH_GAIN_CTL        (0x344E)
0435 #define WCD938X_HPHL_RX_EN_MASK         BIT(2)
0436 #define WCD938X_HPHR_RX_EN_MASK         BIT(3)
0437 #define WCD938X_DIGITAL_CDC_AUX_GAIN_CTL        (0x344F)
0438 #define WCD938X_AUX_EN_MASK         BIT(0)
0439 #define WCD938X_DIGITAL_CDC_EAR_PATH_CTL        (0x3450)
0440 #define WCD938X_DIGITAL_CDC_SWR_CLH             (0x3451)
0441 #define WCD938X_DIGITAL_SWR_CLH_BYP             (0x3452)
0442 #define WCD938X_DIGITAL_CDC_TX0_CTL             (0x3453)
0443 #define WCD938X_DIGITAL_CDC_TX1_CTL             (0x3454)
0444 #define WCD938X_DIGITAL_CDC_TX2_CTL             (0x3455)
0445 #define WCD938X_DIGITAL_CDC_TX_RST              (0x3456)
0446 #define WCD938X_DIGITAL_CDC_REQ_CTL             (0x3457)
0447 #define WCD938X_FS_RATE_4P8_MASK        BIT(1)
0448 #define WCD938X_NO_NOTCH_MASK           BIT(0)
0449 #define WCD938X_DIGITAL_CDC_RST                 (0x3458)
0450 #define WCD938X_DIGITAL_CDC_AMIC_CTL            (0x345A)
0451 #define WCD938X_AMIC1_IN_SEL_DMIC       0
0452 #define WCD938X_AMIC1_IN_SEL_AMIC       0
0453 #define WCD938X_AMIC1_IN_SEL_MASK       BIT(0)
0454 #define WCD938X_AMIC3_IN_SEL_MASK       BIT(1)
0455 #define WCD938X_AMIC4_IN_SEL_MASK       BIT(2)
0456 #define WCD938X_AMIC5_IN_SEL_MASK       BIT(3)
0457 #define WCD938X_DIGITAL_CDC_DMIC_CTL            (0x345B)
0458 #define WCD938X_DMIC_CLK_SCALING_EN_MASK    GENMASK(2, 1)
0459 #define WCD938X_DIGITAL_CDC_DMIC1_CTL           (0x345C)
0460 #define WCD938X_DMIC_CLK_EN_MASK        BIT(3)
0461 #define WCD938X_DIGITAL_CDC_DMIC2_CTL           (0x345D)
0462 #define WCD938X_DIGITAL_CDC_DMIC3_CTL           (0x345E)
0463 #define WCD938X_DIGITAL_CDC_DMIC4_CTL           (0x345F)
0464 #define WCD938X_DIGITAL_EFUSE_PRG_CTL           (0x3460)
0465 #define WCD938X_DIGITAL_EFUSE_CTL               (0x3461)
0466 #define WCD938X_DIGITAL_CDC_DMIC_RATE_1_2       (0x3462)
0467 #define WCD938X_DIGITAL_CDC_DMIC_RATE_3_4       (0x3463)
0468 #define WCD938X_DMIC1_RATE_MASK         GENMASK(3, 0)
0469 #define WCD938X_DMIC2_RATE_MASK         GENMASK(7, 4)
0470 #define WCD938X_DMIC3_RATE_MASK         GENMASK(3, 0)
0471 #define WCD938X_DMIC4_RATE_MASK         GENMASK(7, 4)
0472 #define WCD938X_DMIC4_RATE_2P4MHZ       3
0473 
0474 #define WCD938X_DIGITAL_PDM_WD_CTL0             (0x3465)
0475 #define WCD938X_PDM_WD_EN_MASK          GENMASK(2, 0)
0476 #define WCD938X_DIGITAL_PDM_WD_CTL1             (0x3466)
0477 #define WCD938X_DIGITAL_PDM_WD_CTL2             (0x3467)
0478 #define WCD938X_AUX_PDM_WD_EN_MASK          GENMASK(2, 0)
0479 #define WCD938X_DIGITAL_INTR_MODE               (0x346A)
0480 #define WCD938X_DIGITAL_INTR_MASK_0             (0x346B)
0481 #define WCD938X_DIGITAL_INTR_MASK_1             (0x346C)
0482 #define WCD938X_DIGITAL_INTR_MASK_2             (0x346D)
0483 #define WCD938X_DIGITAL_INTR_STATUS_0           (0x346E)
0484 #define WCD938X_DIGITAL_INTR_STATUS_1           (0x346F)
0485 #define WCD938X_DIGITAL_INTR_STATUS_2           (0x3470)
0486 #define WCD938X_DIGITAL_INTR_CLEAR_0            (0x3471)
0487 #define WCD938X_DIGITAL_INTR_CLEAR_1            (0x3472)
0488 #define WCD938X_DIGITAL_INTR_CLEAR_2            (0x3473)
0489 #define WCD938X_DIGITAL_INTR_LEVEL_0            (0x3474)
0490 #define WCD938X_DIGITAL_INTR_LEVEL_1            (0x3475)
0491 #define WCD938X_DIGITAL_INTR_LEVEL_2            (0x3476)
0492 #define WCD938X_DIGITAL_INTR_SET_0              (0x3477)
0493 #define WCD938X_DIGITAL_INTR_SET_1              (0x3478)
0494 #define WCD938X_DIGITAL_INTR_SET_2              (0x3479)
0495 #define WCD938X_DIGITAL_INTR_TEST_0             (0x347A)
0496 #define WCD938X_DIGITAL_INTR_TEST_1             (0x347B)
0497 #define WCD938X_DIGITAL_INTR_TEST_2             (0x347C)
0498 #define WCD938X_DIGITAL_TX_MODE_DBG_EN          (0x347F)
0499 #define WCD938X_DIGITAL_TX_MODE_DBG_0_1         (0x3480)
0500 #define WCD938X_DIGITAL_TX_MODE_DBG_2_3         (0x3481)
0501 #define WCD938X_DIGITAL_LB_IN_SEL_CTL           (0x3482)
0502 #define WCD938X_DIGITAL_LOOP_BACK_MODE          (0x3483)
0503 #define WCD938X_DIGITAL_SWR_DAC_TEST            (0x3484)
0504 #define WCD938X_DIGITAL_SWR_HM_TEST_RX_0        (0x3485)
0505 #define WCD938X_DIGITAL_SWR_HM_TEST_TX_0        (0x3486)
0506 #define WCD938X_DIGITAL_SWR_HM_TEST_RX_1        (0x3487)
0507 #define WCD938X_DIGITAL_SWR_HM_TEST_TX_1        (0x3488)
0508 #define WCD938X_DIGITAL_SWR_HM_TEST_TX_2        (0x3489)
0509 #define WCD938X_DIGITAL_SWR_HM_TEST_0           (0x348A)
0510 #define WCD938X_DIGITAL_SWR_HM_TEST_1           (0x348B)
0511 #define WCD938X_DIGITAL_PAD_CTL_SWR_0           (0x348C)
0512 #define WCD938X_DIGITAL_PAD_CTL_SWR_1           (0x348D)
0513 #define WCD938X_DIGITAL_I2C_CTL                 (0x348E)
0514 #define WCD938X_DIGITAL_CDC_TX_TANGGU_SW_MODE   (0x348F)
0515 #define WCD938X_DIGITAL_EFUSE_TEST_CTL_0        (0x3490)
0516 #define WCD938X_DIGITAL_EFUSE_TEST_CTL_1        (0x3491)
0517 #define WCD938X_DIGITAL_EFUSE_T_DATA_0          (0x3492)
0518 #define WCD938X_DIGITAL_EFUSE_T_DATA_1          (0x3493)
0519 #define WCD938X_DIGITAL_PAD_CTL_PDM_RX0         (0x3494)
0520 #define WCD938X_DIGITAL_PAD_CTL_PDM_RX1         (0x3495)
0521 #define WCD938X_DIGITAL_PAD_CTL_PDM_TX0         (0x3496)
0522 #define WCD938X_DIGITAL_PAD_CTL_PDM_TX1         (0x3497)
0523 #define WCD938X_DIGITAL_PAD_CTL_PDM_TX2         (0x3498)
0524 #define WCD938X_DIGITAL_PAD_INP_DIS_0           (0x3499)
0525 #define WCD938X_DIGITAL_PAD_INP_DIS_1           (0x349A)
0526 #define WCD938X_DIGITAL_DRIVE_STRENGTH_0        (0x349B)
0527 #define WCD938X_DIGITAL_DRIVE_STRENGTH_1        (0x349C)
0528 #define WCD938X_DIGITAL_DRIVE_STRENGTH_2        (0x349D)
0529 #define WCD938X_DIGITAL_RX_DATA_EDGE_CTL        (0x349E)
0530 #define WCD938X_DIGITAL_TX_DATA_EDGE_CTL        (0x349F)
0531 #define WCD938X_DIGITAL_GPIO_MODE               (0x34A0)
0532 #define WCD938X_DIGITAL_PIN_CTL_OE              (0x34A1)
0533 #define WCD938X_DIGITAL_PIN_CTL_DATA_0          (0x34A2)
0534 #define WCD938X_DIGITAL_PIN_CTL_DATA_1          (0x34A3)
0535 #define WCD938X_DIGITAL_PIN_STATUS_0            (0x34A4)
0536 #define WCD938X_DIGITAL_PIN_STATUS_1            (0x34A5)
0537 #define WCD938X_DIGITAL_DIG_DEBUG_CTL           (0x34A6)
0538 #define WCD938X_DIGITAL_DIG_DEBUG_EN            (0x34A7)
0539 #define WCD938X_DIGITAL_ANA_CSR_DBG_ADD         (0x34A8)
0540 #define WCD938X_DIGITAL_ANA_CSR_DBG_CTL         (0x34A9)
0541 #define WCD938X_DIGITAL_SSP_DBG                 (0x34AA)
0542 #define WCD938X_DIGITAL_MODE_STATUS_0           (0x34AB)
0543 #define WCD938X_DIGITAL_MODE_STATUS_1           (0x34AC)
0544 #define WCD938X_DIGITAL_SPARE_0                 (0x34AD)
0545 #define WCD938X_DIGITAL_SPARE_1                 (0x34AE)
0546 #define WCD938X_DIGITAL_SPARE_2                 (0x34AF)
0547 #define WCD938X_DIGITAL_EFUSE_REG_0             (0x34B0)
0548 #define WCD938X_ID_MASK             GENMASK(4, 1)
0549 #define WCD938X_DIGITAL_EFUSE_REG_1             (0x34B1)
0550 #define WCD938X_DIGITAL_EFUSE_REG_2             (0x34B2)
0551 #define WCD938X_DIGITAL_EFUSE_REG_3             (0x34B3)
0552 #define WCD938X_DIGITAL_EFUSE_REG_4             (0x34B4)
0553 #define WCD938X_DIGITAL_EFUSE_REG_5             (0x34B5)
0554 #define WCD938X_DIGITAL_EFUSE_REG_6             (0x34B6)
0555 #define WCD938X_DIGITAL_EFUSE_REG_7             (0x34B7)
0556 #define WCD938X_DIGITAL_EFUSE_REG_8             (0x34B8)
0557 #define WCD938X_DIGITAL_EFUSE_REG_9             (0x34B9)
0558 #define WCD938X_DIGITAL_EFUSE_REG_10            (0x34BA)
0559 #define WCD938X_DIGITAL_EFUSE_REG_11            (0x34BB)
0560 #define WCD938X_DIGITAL_EFUSE_REG_12            (0x34BC)
0561 #define WCD938X_DIGITAL_EFUSE_REG_13            (0x34BD)
0562 #define WCD938X_DIGITAL_EFUSE_REG_14            (0x34BE)
0563 #define WCD938X_DIGITAL_EFUSE_REG_15            (0x34BF)
0564 #define WCD938X_DIGITAL_EFUSE_REG_16            (0x34C0)
0565 #define WCD938X_DIGITAL_EFUSE_REG_17            (0x34C1)
0566 #define WCD938X_DIGITAL_EFUSE_REG_18            (0x34C2)
0567 #define WCD938X_DIGITAL_EFUSE_REG_19            (0x34C3)
0568 #define WCD938X_DIGITAL_EFUSE_REG_20            (0x34C4)
0569 #define WCD938X_DIGITAL_EFUSE_REG_21            (0x34C5)
0570 #define WCD938X_DIGITAL_EFUSE_REG_22            (0x34C6)
0571 #define WCD938X_DIGITAL_EFUSE_REG_23            (0x34C7)
0572 #define WCD938X_DIGITAL_EFUSE_REG_24            (0x34C8)
0573 #define WCD938X_DIGITAL_EFUSE_REG_25            (0x34C9)
0574 #define WCD938X_DIGITAL_EFUSE_REG_26            (0x34CA)
0575 #define WCD938X_DIGITAL_EFUSE_REG_27            (0x34CB)
0576 #define WCD938X_DIGITAL_EFUSE_REG_28            (0x34CC)
0577 #define WCD938X_DIGITAL_EFUSE_REG_29            (0x34CD)
0578 #define WCD938X_DIGITAL_EFUSE_REG_30            (0x34CE)
0579 #define WCD938X_DIGITAL_EFUSE_REG_31            (0x34CF)
0580 #define WCD938X_DIGITAL_TX_REQ_FB_CTL_0         (0x34D0)
0581 #define WCD938X_DIGITAL_TX_REQ_FB_CTL_1         (0x34D1)
0582 #define WCD938X_DIGITAL_TX_REQ_FB_CTL_2         (0x34D2)
0583 #define WCD938X_DIGITAL_TX_REQ_FB_CTL_3         (0x34D3)
0584 #define WCD938X_DIGITAL_TX_REQ_FB_CTL_4         (0x34D4)
0585 #define WCD938X_DIGITAL_DEM_BYPASS_DATA0        (0x34D5)
0586 #define WCD938X_DIGITAL_DEM_BYPASS_DATA1        (0x34D6)
0587 #define WCD938X_DIGITAL_DEM_BYPASS_DATA2        (0x34D7)
0588 #define WCD938X_DIGITAL_DEM_BYPASS_DATA3        (0x34D8)
0589 #define WCD938X_MAX_REGISTER            (WCD938X_DIGITAL_DEM_BYPASS_DATA3)
0590 
0591 #define WCD938X_MAX_SWR_PORTS   5
0592 #define WCD938X_MAX_TX_SWR_PORTS 4
0593 #define WCD938X_MAX_SWR_CH_IDS  15
0594 
0595 struct wcd938x_sdw_ch_info {
0596     int port_num;
0597     unsigned int ch_mask;
0598 };
0599 
0600 #define WCD_SDW_CH(id, pn, cmask)   \
0601     [id] = {            \
0602         .port_num = pn,     \
0603         .ch_mask = cmask,   \
0604     }
0605 
0606 enum wcd938x_tx_sdw_ports {
0607     WCD938X_ADC_1_2_PORT = 1,
0608     WCD938X_ADC_3_4_PORT,
0609     /* DMIC0_0, DMIC0_1, DMIC1_0, DMIC1_1 */
0610     WCD938X_DMIC_0_3_MBHC_PORT,
0611     WCD938X_DMIC_4_7_PORT,
0612 };
0613 
0614 enum wcd938x_tx_sdw_channels {
0615     WCD938X_ADC1,
0616     WCD938X_ADC2,
0617     WCD938X_ADC3,
0618     WCD938X_ADC4,
0619     WCD938X_DMIC0,
0620     WCD938X_DMIC1,
0621     WCD938X_MBHC,
0622     WCD938X_DMIC2,
0623     WCD938X_DMIC3,
0624     WCD938X_DMIC4,
0625     WCD938X_DMIC5,
0626     WCD938X_DMIC6,
0627     WCD938X_DMIC7,
0628 };
0629 
0630 enum wcd938x_rx_sdw_ports {
0631     WCD938X_HPH_PORT = 1,
0632     WCD938X_CLSH_PORT,
0633     WCD938X_COMP_PORT,
0634     WCD938X_LO_PORT,
0635     WCD938X_DSD_PORT,
0636 };
0637 
0638 enum wcd938x_rx_sdw_channels {
0639     WCD938X_HPH_L,
0640     WCD938X_HPH_R,
0641     WCD938X_CLSH,
0642     WCD938X_COMP_L,
0643     WCD938X_COMP_R,
0644     WCD938X_LO,
0645     WCD938X_DSD_R,
0646     WCD938X_DSD_L,
0647 };
0648 enum {
0649     WCD938X_SDW_DIR_RX,
0650     WCD938X_SDW_DIR_TX,
0651 };
0652 
0653 struct wcd938x_priv;
0654 struct wcd938x_sdw_priv {
0655     struct sdw_slave *sdev;
0656     struct sdw_stream_config sconfig;
0657     struct sdw_stream_runtime *sruntime;
0658     struct sdw_port_config port_config[WCD938X_MAX_SWR_PORTS];
0659     struct wcd938x_sdw_ch_info *ch_info;
0660     bool port_enable[WCD938X_MAX_SWR_CH_IDS];
0661     int active_ports;
0662     int num_ports;
0663     bool is_tx;
0664     struct wcd938x_priv *wcd938x;
0665     struct irq_domain *slave_irq;
0666 };
0667 
0668 #if IS_ENABLED(CONFIG_SND_SOC_WCD938X_SDW)
0669 int wcd938x_sdw_free(struct wcd938x_sdw_priv *wcd,
0670              struct snd_pcm_substream *substream,
0671              struct snd_soc_dai *dai);
0672 int wcd938x_sdw_set_sdw_stream(struct wcd938x_sdw_priv *wcd,
0673                    struct snd_soc_dai *dai,
0674                    void *stream, int direction);
0675 int wcd938x_sdw_hw_params(struct wcd938x_sdw_priv *wcd,
0676               struct snd_pcm_substream *substream,
0677               struct snd_pcm_hw_params *params,
0678               struct snd_soc_dai *dai);
0679 
0680 struct device *wcd938x_sdw_device_get(struct device_node *np);
0681 int wcd938x_swr_get_current_bank(struct sdw_slave *sdev);
0682 
0683 #else
0684 
0685 static inline int wcd938x_sdw_free(struct wcd938x_sdw_priv *wcd,
0686              struct snd_pcm_substream *substream,
0687              struct snd_soc_dai *dai)
0688 {
0689     return -EOPNOTSUPP;
0690 }
0691 
0692 static inline int wcd938x_sdw_set_sdw_stream(struct wcd938x_sdw_priv *wcd,
0693                    struct snd_soc_dai *dai,
0694                    void *stream, int direction)
0695 {
0696     return -EOPNOTSUPP;
0697 }
0698 
0699 static inline int wcd938x_sdw_hw_params(struct wcd938x_sdw_priv *wcd,
0700               struct snd_pcm_substream *substream,
0701               struct snd_pcm_hw_params *params,
0702               struct snd_soc_dai *dai)
0703 {
0704     return -EOPNOTSUPP;
0705 }
0706 
0707 static inline struct device *wcd938x_sdw_device_get(struct device_node *np)
0708 {
0709     return NULL;
0710 }
0711 
0712 static inline int wcd938x_swr_get_current_bank(struct sdw_slave *sdev)
0713 {
0714     return 0;
0715 }
0716 #endif /* CONFIG_SND_SOC_WCD938X_SDW */
0717 #endif /* __WCD938X_H__ */