0001
0002
0003
0004
0005
0006
0007
0008
0009 #ifndef __RT5670_H__
0010 #define __RT5670_H__
0011
0012
0013 #define RT5670_RESET 0x00
0014 #define RT5670_VENDOR_ID 0xfd
0015 #define RT5670_VENDOR_ID1 0xfe
0016 #define RT5670_VENDOR_ID2 0xff
0017
0018 #define RT5670_HP_VOL 0x02
0019 #define RT5670_LOUT1 0x03
0020
0021 #define RT5670_CJ_CTRL1 0x0a
0022 #define RT5670_CJ_CTRL2 0x0b
0023 #define RT5670_CJ_CTRL3 0x0c
0024 #define RT5670_IN2 0x0e
0025 #define RT5670_INL1_INR1_VOL 0x0f
0026
0027 #define RT5670_DAC1_DIG_VOL 0x19
0028 #define RT5670_DAC2_DIG_VOL 0x1a
0029 #define RT5670_DAC_CTRL 0x1b
0030 #define RT5670_STO1_ADC_DIG_VOL 0x1c
0031 #define RT5670_MONO_ADC_DIG_VOL 0x1d
0032 #define RT5670_ADC_BST_VOL1 0x1e
0033 #define RT5670_STO2_ADC_DIG_VOL 0x1f
0034
0035 #define RT5670_ADC_BST_VOL2 0x20
0036 #define RT5670_STO2_ADC_MIXER 0x26
0037 #define RT5670_STO1_ADC_MIXER 0x27
0038 #define RT5670_MONO_ADC_MIXER 0x28
0039 #define RT5670_AD_DA_MIXER 0x29
0040 #define RT5670_STO_DAC_MIXER 0x2a
0041 #define RT5670_DD_MIXER 0x2b
0042 #define RT5670_DIG_MIXER 0x2c
0043 #define RT5670_DSP_PATH1 0x2d
0044 #define RT5670_DSP_PATH2 0x2e
0045 #define RT5670_DIG_INF1_DATA 0x2f
0046 #define RT5670_DIG_INF2_DATA 0x30
0047
0048 #define RT5670_PDM_OUT_CTRL 0x31
0049 #define RT5670_PDM_DATA_CTRL1 0x32
0050 #define RT5670_PDM1_DATA_CTRL2 0x33
0051 #define RT5670_PDM1_DATA_CTRL3 0x34
0052 #define RT5670_PDM1_DATA_CTRL4 0x35
0053 #define RT5670_PDM2_DATA_CTRL2 0x36
0054 #define RT5670_PDM2_DATA_CTRL3 0x37
0055 #define RT5670_PDM2_DATA_CTRL4 0x38
0056
0057 #define RT5670_REC_L1_MIXER 0x3b
0058 #define RT5670_REC_L2_MIXER 0x3c
0059 #define RT5670_REC_R1_MIXER 0x3d
0060 #define RT5670_REC_R2_MIXER 0x3e
0061
0062 #define RT5670_HPO_MIXER 0x45
0063 #define RT5670_MONO_MIXER 0x4c
0064 #define RT5670_OUT_L1_MIXER 0x4f
0065 #define RT5670_OUT_R1_MIXER 0x52
0066 #define RT5670_LOUT_MIXER 0x53
0067
0068 #define RT5670_PWR_DIG1 0x61
0069 #define RT5670_PWR_DIG2 0x62
0070 #define RT5670_PWR_ANLG1 0x63
0071 #define RT5670_PWR_ANLG2 0x64
0072 #define RT5670_PWR_MIXER 0x65
0073 #define RT5670_PWR_VOL 0x66
0074
0075 #define RT5670_PRIV_INDEX 0x6a
0076 #define RT5670_PRIV_DATA 0x6c
0077
0078 #define RT5670_I2S4_SDP 0x6f
0079 #define RT5670_I2S1_SDP 0x70
0080 #define RT5670_I2S2_SDP 0x71
0081 #define RT5670_I2S3_SDP 0x72
0082 #define RT5670_ADDA_CLK1 0x73
0083 #define RT5670_ADDA_CLK2 0x74
0084 #define RT5670_DMIC_CTRL1 0x75
0085 #define RT5670_DMIC_CTRL2 0x76
0086
0087 #define RT5670_TDM_CTRL_1 0x77
0088 #define RT5670_TDM_CTRL_2 0x78
0089 #define RT5670_TDM_CTRL_3 0x79
0090
0091
0092 #define RT5670_DSP_CLK 0x7f
0093 #define RT5670_GLB_CLK 0x80
0094 #define RT5670_PLL_CTRL1 0x81
0095 #define RT5670_PLL_CTRL2 0x82
0096 #define RT5670_ASRC_1 0x83
0097 #define RT5670_ASRC_2 0x84
0098 #define RT5670_ASRC_3 0x85
0099 #define RT5670_ASRC_4 0x86
0100 #define RT5670_ASRC_5 0x87
0101 #define RT5670_ASRC_7 0x89
0102 #define RT5670_ASRC_8 0x8a
0103 #define RT5670_ASRC_9 0x8b
0104 #define RT5670_ASRC_10 0x8c
0105 #define RT5670_ASRC_11 0x8d
0106 #define RT5670_DEPOP_M1 0x8e
0107 #define RT5670_DEPOP_M2 0x8f
0108 #define RT5670_DEPOP_M3 0x90
0109 #define RT5670_CHARGE_PUMP 0x91
0110 #define RT5670_MICBIAS 0x93
0111 #define RT5670_A_JD_CTRL1 0x94
0112 #define RT5670_A_JD_CTRL2 0x95
0113 #define RT5670_ASRC_12 0x97
0114 #define RT5670_ASRC_13 0x98
0115 #define RT5670_ASRC_14 0x99
0116 #define RT5670_VAD_CTRL1 0x9a
0117 #define RT5670_VAD_CTRL2 0x9b
0118 #define RT5670_VAD_CTRL3 0x9c
0119 #define RT5670_VAD_CTRL4 0x9d
0120 #define RT5670_VAD_CTRL5 0x9e
0121
0122 #define RT5670_ADC_EQ_CTRL1 0xae
0123 #define RT5670_ADC_EQ_CTRL2 0xaf
0124 #define RT5670_EQ_CTRL1 0xb0
0125 #define RT5670_EQ_CTRL2 0xb1
0126 #define RT5670_ALC_DRC_CTRL1 0xb2
0127 #define RT5670_ALC_DRC_CTRL2 0xb3
0128 #define RT5670_ALC_CTRL_1 0xb4
0129 #define RT5670_ALC_CTRL_2 0xb5
0130 #define RT5670_ALC_CTRL_3 0xb6
0131 #define RT5670_ALC_CTRL_4 0xb7
0132 #define RT5670_JD_CTRL 0xbb
0133 #define RT5670_IRQ_CTRL1 0xbd
0134 #define RT5670_IRQ_CTRL2 0xbe
0135 #define RT5670_INT_IRQ_ST 0xbf
0136 #define RT5670_GPIO_CTRL1 0xc0
0137 #define RT5670_GPIO_CTRL2 0xc1
0138 #define RT5670_GPIO_CTRL3 0xc2
0139 #define RT5670_SCRABBLE_FUN 0xcd
0140 #define RT5670_SCRABBLE_CTRL 0xce
0141 #define RT5670_BASE_BACK 0xcf
0142 #define RT5670_MP3_PLUS1 0xd0
0143 #define RT5670_MP3_PLUS2 0xd1
0144 #define RT5670_ADJ_HPF1 0xd3
0145 #define RT5670_ADJ_HPF2 0xd4
0146 #define RT5670_HP_CALIB_AMP_DET 0xd6
0147 #define RT5670_SV_ZCD1 0xd9
0148 #define RT5670_SV_ZCD2 0xda
0149 #define RT5670_IL_CMD 0xdb
0150 #define RT5670_IL_CMD2 0xdc
0151 #define RT5670_IL_CMD3 0xdd
0152 #define RT5670_DRC_HL_CTRL1 0xe6
0153 #define RT5670_DRC_HL_CTRL2 0xe7
0154 #define RT5670_ADC_MONO_HP_CTRL1 0xec
0155 #define RT5670_ADC_MONO_HP_CTRL2 0xed
0156 #define RT5670_ADC_STO2_HP_CTRL1 0xee
0157 #define RT5670_ADC_STO2_HP_CTRL2 0xef
0158 #define RT5670_JD_CTRL3 0xf8
0159 #define RT5670_JD_CTRL4 0xf9
0160
0161 #define RT5670_DIG_MISC 0xfa
0162 #define RT5670_GEN_CTRL2 0xfb
0163 #define RT5670_GEN_CTRL3 0xfc
0164
0165
0166
0167 #define RT5670_DIG_VOL 0x00
0168 #define RT5670_PR_ALC_CTRL_1 0x01
0169 #define RT5670_PR_ALC_CTRL_2 0x02
0170 #define RT5670_PR_ALC_CTRL_3 0x03
0171 #define RT5670_PR_ALC_CTRL_4 0x04
0172 #define RT5670_PR_ALC_CTRL_5 0x05
0173 #define RT5670_PR_ALC_CTRL_6 0x06
0174 #define RT5670_BIAS_CUR1 0x12
0175 #define RT5670_BIAS_CUR3 0x14
0176 #define RT5670_CLSD_INT_REG1 0x1c
0177 #define RT5670_MAMP_INT_REG2 0x37
0178 #define RT5670_CHOP_DAC_ADC 0x3d
0179 #define RT5670_MIXER_INT_REG 0x3f
0180 #define RT5670_3D_SPK 0x63
0181 #define RT5670_WND_1 0x6c
0182 #define RT5670_WND_2 0x6d
0183 #define RT5670_WND_3 0x6e
0184 #define RT5670_WND_4 0x6f
0185 #define RT5670_WND_5 0x70
0186 #define RT5670_WND_8 0x73
0187 #define RT5670_DIP_SPK_INF 0x75
0188 #define RT5670_HP_DCC_INT1 0x77
0189 #define RT5670_EQ_BW_LOP 0xa0
0190 #define RT5670_EQ_GN_LOP 0xa1
0191 #define RT5670_EQ_FC_BP1 0xa2
0192 #define RT5670_EQ_BW_BP1 0xa3
0193 #define RT5670_EQ_GN_BP1 0xa4
0194 #define RT5670_EQ_FC_BP2 0xa5
0195 #define RT5670_EQ_BW_BP2 0xa6
0196 #define RT5670_EQ_GN_BP2 0xa7
0197 #define RT5670_EQ_FC_BP3 0xa8
0198 #define RT5670_EQ_BW_BP3 0xa9
0199 #define RT5670_EQ_GN_BP3 0xaa
0200 #define RT5670_EQ_FC_BP4 0xab
0201 #define RT5670_EQ_BW_BP4 0xac
0202 #define RT5670_EQ_GN_BP4 0xad
0203 #define RT5670_EQ_FC_HIP1 0xae
0204 #define RT5670_EQ_GN_HIP1 0xaf
0205 #define RT5670_EQ_FC_HIP2 0xb0
0206 #define RT5670_EQ_BW_HIP2 0xb1
0207 #define RT5670_EQ_GN_HIP2 0xb2
0208 #define RT5670_EQ_PRE_VOL 0xb3
0209 #define RT5670_EQ_PST_VOL 0xb4
0210
0211
0212
0213 #define RT5670_L_MUTE (0x1 << 15)
0214 #define RT5670_L_MUTE_SFT 15
0215 #define RT5670_R_MUTE (0x1 << 7)
0216 #define RT5670_R_MUTE_SFT 7
0217 #define RT5670_L_VOL_MASK (0x3f << 8)
0218 #define RT5670_L_VOL_SFT 8
0219 #define RT5670_R_VOL_MASK (0x3f)
0220 #define RT5670_R_VOL_SFT 0
0221
0222
0223 #define RT5670_ID_MASK (0x3 << 1)
0224 #define RT5670_ID_5670 (0x0 << 1)
0225 #define RT5670_ID_5672 (0x1 << 1)
0226 #define RT5670_ID_5671 (0x2 << 1)
0227
0228
0229 #define RT5670_CBJ_BST1_MASK (0xf << 12)
0230 #define RT5670_CBJ_BST1_SFT (12)
0231 #define RT5670_CBJ_JD_HP_EN (0x1 << 9)
0232 #define RT5670_CBJ_JD_MIC_EN (0x1 << 8)
0233 #define RT5670_CBJ_BST1_EN (0x1 << 2)
0234
0235
0236 #define RT5670_CBJ_MN_JD (0x1 << 12)
0237 #define RT5670_CAPLESS_EN (0x1 << 11)
0238 #define RT5670_CBJ_DET_MODE (0x1 << 7)
0239
0240
0241 #define RT5670_BST_MASK1 (0xf<<12)
0242 #define RT5670_BST_SFT1 12
0243 #define RT5670_BST_MASK2 (0xf<<8)
0244 #define RT5670_BST_SFT2 8
0245 #define RT5670_IN_DF1 (0x1 << 7)
0246 #define RT5670_IN_SFT1 7
0247 #define RT5670_IN_DF2 (0x1 << 6)
0248 #define RT5670_IN_SFT2 6
0249
0250
0251 #define RT5670_INL_SEL_MASK (0x1 << 15)
0252 #define RT5670_INL_SEL_SFT 15
0253 #define RT5670_INL_SEL_IN4P (0x0 << 15)
0254 #define RT5670_INL_SEL_MONOP (0x1 << 15)
0255 #define RT5670_INL_VOL_MASK (0x1f << 8)
0256 #define RT5670_INL_VOL_SFT 8
0257 #define RT5670_INR_SEL_MASK (0x1 << 7)
0258 #define RT5670_INR_SEL_SFT 7
0259 #define RT5670_INR_SEL_IN4N (0x0 << 7)
0260 #define RT5670_INR_SEL_MONON (0x1 << 7)
0261 #define RT5670_INR_VOL_MASK (0x1f)
0262 #define RT5670_INR_VOL_SFT 0
0263
0264
0265 #define RT5670_ST_SEL_MASK (0x7 << 9)
0266 #define RT5670_ST_SEL_SFT 9
0267 #define RT5670_M_ST_DACR2 (0x1 << 8)
0268 #define RT5670_M_ST_DACR2_SFT 8
0269 #define RT5670_M_ST_DACL2 (0x1 << 7)
0270 #define RT5670_M_ST_DACL2_SFT 7
0271 #define RT5670_ST_EN (0x1 << 6)
0272 #define RT5670_ST_EN_SFT 6
0273
0274
0275 #define RT5670_DAC_L1_VOL_MASK (0xff << 8)
0276 #define RT5670_DAC_L1_VOL_SFT 8
0277 #define RT5670_DAC_R1_VOL_MASK (0xff)
0278 #define RT5670_DAC_R1_VOL_SFT 0
0279
0280
0281 #define RT5670_DAC_L2_VOL_MASK (0xff << 8)
0282 #define RT5670_DAC_L2_VOL_SFT 8
0283 #define RT5670_DAC_R2_VOL_MASK (0xff)
0284 #define RT5670_DAC_R2_VOL_SFT 0
0285
0286
0287 #define RT5670_M_DAC_L2_VOL (0x1 << 13)
0288 #define RT5670_M_DAC_L2_VOL_SFT 13
0289 #define RT5670_M_DAC_R2_VOL (0x1 << 12)
0290 #define RT5670_M_DAC_R2_VOL_SFT 12
0291 #define RT5670_DAC2_L_SEL_MASK (0x7 << 4)
0292 #define RT5670_DAC2_L_SEL_SFT 4
0293 #define RT5670_DAC2_R_SEL_MASK (0x7 << 0)
0294 #define RT5670_DAC2_R_SEL_SFT 0
0295
0296
0297 #define RT5670_ADC_L_VOL_MASK (0x7f << 8)
0298 #define RT5670_ADC_L_VOL_SFT 8
0299 #define RT5670_ADC_R_VOL_MASK (0x7f)
0300 #define RT5670_ADC_R_VOL_SFT 0
0301
0302
0303 #define RT5670_MONO_ADC_L_VOL_MASK (0x7f << 8)
0304 #define RT5670_MONO_ADC_L_VOL_SFT 8
0305 #define RT5670_MONO_ADC_R_VOL_MASK (0x7f)
0306 #define RT5670_MONO_ADC_R_VOL_SFT 0
0307
0308
0309 #define RT5670_STO1_ADC_L_BST_MASK (0x3 << 14)
0310 #define RT5670_STO1_ADC_L_BST_SFT 14
0311 #define RT5670_STO1_ADC_R_BST_MASK (0x3 << 12)
0312 #define RT5670_STO1_ADC_R_BST_SFT 12
0313 #define RT5670_STO1_ADC_COMP_MASK (0x3 << 10)
0314 #define RT5670_STO1_ADC_COMP_SFT 10
0315 #define RT5670_STO2_ADC_L_BST_MASK (0x3 << 8)
0316 #define RT5670_STO2_ADC_L_BST_SFT 8
0317 #define RT5670_STO2_ADC_R_BST_MASK (0x3 << 6)
0318 #define RT5670_STO2_ADC_R_BST_SFT 6
0319 #define RT5670_STO2_ADC_COMP_MASK (0x3 << 4)
0320 #define RT5670_STO2_ADC_COMP_SFT 4
0321
0322
0323 #define RT5670_STO2_ADC_SRC_MASK (0x1 << 15)
0324 #define RT5670_STO2_ADC_SRC_SFT 15
0325
0326
0327 #define RT5670_M_ADC_L1 (0x1 << 14)
0328 #define RT5670_M_ADC_L1_SFT 14
0329 #define RT5670_M_ADC_L2 (0x1 << 13)
0330 #define RT5670_M_ADC_L2_SFT 13
0331 #define RT5670_ADC_1_SRC_MASK (0x1 << 12)
0332 #define RT5670_ADC_1_SRC_SFT 12
0333 #define RT5670_ADC_1_SRC_ADC (0x1 << 12)
0334 #define RT5670_ADC_1_SRC_DACMIX (0x0 << 12)
0335 #define RT5670_ADC_2_SRC_MASK (0x1 << 11)
0336 #define RT5670_ADC_2_SRC_SFT 11
0337 #define RT5670_ADC_SRC_MASK (0x1 << 10)
0338 #define RT5670_ADC_SRC_SFT 10
0339 #define RT5670_DMIC_SRC_MASK (0x3 << 8)
0340 #define RT5670_DMIC_SRC_SFT 8
0341 #define RT5670_M_ADC_R1 (0x1 << 6)
0342 #define RT5670_M_ADC_R1_SFT 6
0343 #define RT5670_M_ADC_R2 (0x1 << 5)
0344 #define RT5670_M_ADC_R2_SFT 5
0345 #define RT5670_DMIC3_SRC_MASK (0x1 << 1)
0346 #define RT5670_DMIC3_SRC_SFT 0
0347
0348
0349 #define RT5670_M_MONO_ADC_L1 (0x1 << 14)
0350 #define RT5670_M_MONO_ADC_L1_SFT 14
0351 #define RT5670_M_MONO_ADC_L2 (0x1 << 13)
0352 #define RT5670_M_MONO_ADC_L2_SFT 13
0353 #define RT5670_MONO_ADC_L1_SRC_MASK (0x1 << 12)
0354 #define RT5670_MONO_ADC_L1_SRC_SFT 12
0355 #define RT5670_MONO_ADC_L1_SRC_DACMIXL (0x0 << 12)
0356 #define RT5670_MONO_ADC_L1_SRC_ADCL (0x1 << 12)
0357 #define RT5670_MONO_ADC_L2_SRC_MASK (0x1 << 11)
0358 #define RT5670_MONO_ADC_L2_SRC_SFT 11
0359 #define RT5670_MONO_ADC_L_SRC_MASK (0x1 << 10)
0360 #define RT5670_MONO_ADC_L_SRC_SFT 10
0361 #define RT5670_MONO_DMIC_L_SRC_MASK (0x3 << 8)
0362 #define RT5670_MONO_DMIC_L_SRC_SFT 8
0363 #define RT5670_M_MONO_ADC_R1 (0x1 << 6)
0364 #define RT5670_M_MONO_ADC_R1_SFT 6
0365 #define RT5670_M_MONO_ADC_R2 (0x1 << 5)
0366 #define RT5670_M_MONO_ADC_R2_SFT 5
0367 #define RT5670_MONO_ADC_R1_SRC_MASK (0x1 << 4)
0368 #define RT5670_MONO_ADC_R1_SRC_SFT 4
0369 #define RT5670_MONO_ADC_R1_SRC_ADCR (0x1 << 4)
0370 #define RT5670_MONO_ADC_R1_SRC_DACMIXR (0x0 << 4)
0371 #define RT5670_MONO_ADC_R2_SRC_MASK (0x1 << 3)
0372 #define RT5670_MONO_ADC_R2_SRC_SFT 3
0373 #define RT5670_MONO_DMIC_R_SRC_MASK (0x3)
0374 #define RT5670_MONO_DMIC_R_SRC_SFT 0
0375
0376
0377 #define RT5670_M_ADCMIX_L (0x1 << 15)
0378 #define RT5670_M_ADCMIX_L_SFT 15
0379 #define RT5670_M_DAC1_L (0x1 << 14)
0380 #define RT5670_M_DAC1_L_SFT 14
0381 #define RT5670_DAC1_R_SEL_MASK (0x3 << 10)
0382 #define RT5670_DAC1_R_SEL_SFT 10
0383 #define RT5670_DAC1_R_SEL_IF1 (0x0 << 10)
0384 #define RT5670_DAC1_R_SEL_IF2 (0x1 << 10)
0385 #define RT5670_DAC1_R_SEL_IF3 (0x2 << 10)
0386 #define RT5670_DAC1_R_SEL_IF4 (0x3 << 10)
0387 #define RT5670_DAC1_L_SEL_MASK (0x3 << 8)
0388 #define RT5670_DAC1_L_SEL_SFT 8
0389 #define RT5670_DAC1_L_SEL_IF1 (0x0 << 8)
0390 #define RT5670_DAC1_L_SEL_IF2 (0x1 << 8)
0391 #define RT5670_DAC1_L_SEL_IF3 (0x2 << 8)
0392 #define RT5670_DAC1_L_SEL_IF4 (0x3 << 8)
0393 #define RT5670_M_ADCMIX_R (0x1 << 7)
0394 #define RT5670_M_ADCMIX_R_SFT 7
0395 #define RT5670_M_DAC1_R (0x1 << 6)
0396 #define RT5670_M_DAC1_R_SFT 6
0397
0398
0399 #define RT5670_M_DAC_L1 (0x1 << 14)
0400 #define RT5670_M_DAC_L1_SFT 14
0401 #define RT5670_DAC_L1_STO_L_VOL_MASK (0x1 << 13)
0402 #define RT5670_DAC_L1_STO_L_VOL_SFT 13
0403 #define RT5670_M_DAC_L2 (0x1 << 12)
0404 #define RT5670_M_DAC_L2_SFT 12
0405 #define RT5670_DAC_L2_STO_L_VOL_MASK (0x1 << 11)
0406 #define RT5670_DAC_L2_STO_L_VOL_SFT 11
0407 #define RT5670_M_DAC_R1_STO_L (0x1 << 9)
0408 #define RT5670_M_DAC_R1_STO_L_SFT 9
0409 #define RT5670_DAC_R1_STO_L_VOL_MASK (0x1 << 8)
0410 #define RT5670_DAC_R1_STO_L_VOL_SFT 8
0411 #define RT5670_M_DAC_R1 (0x1 << 6)
0412 #define RT5670_M_DAC_R1_SFT 6
0413 #define RT5670_DAC_R1_STO_R_VOL_MASK (0x1 << 5)
0414 #define RT5670_DAC_R1_STO_R_VOL_SFT 5
0415 #define RT5670_M_DAC_R2 (0x1 << 4)
0416 #define RT5670_M_DAC_R2_SFT 4
0417 #define RT5670_DAC_R2_STO_R_VOL_MASK (0x1 << 3)
0418 #define RT5670_DAC_R2_STO_R_VOL_SFT 3
0419 #define RT5670_M_DAC_L1_STO_R (0x1 << 1)
0420 #define RT5670_M_DAC_L1_STO_R_SFT 1
0421 #define RT5670_DAC_L1_STO_R_VOL_MASK (0x1)
0422 #define RT5670_DAC_L1_STO_R_VOL_SFT 0
0423
0424
0425 #define RT5670_M_DAC_L1_MONO_L (0x1 << 14)
0426 #define RT5670_M_DAC_L1_MONO_L_SFT 14
0427 #define RT5670_DAC_L1_MONO_L_VOL_MASK (0x1 << 13)
0428 #define RT5670_DAC_L1_MONO_L_VOL_SFT 13
0429 #define RT5670_M_DAC_L2_MONO_L (0x1 << 12)
0430 #define RT5670_M_DAC_L2_MONO_L_SFT 12
0431 #define RT5670_DAC_L2_MONO_L_VOL_MASK (0x1 << 11)
0432 #define RT5670_DAC_L2_MONO_L_VOL_SFT 11
0433 #define RT5670_M_DAC_R2_MONO_L (0x1 << 10)
0434 #define RT5670_M_DAC_R2_MONO_L_SFT 10
0435 #define RT5670_DAC_R2_MONO_L_VOL_MASK (0x1 << 9)
0436 #define RT5670_DAC_R2_MONO_L_VOL_SFT 9
0437 #define RT5670_M_DAC_R1_MONO_R (0x1 << 6)
0438 #define RT5670_M_DAC_R1_MONO_R_SFT 6
0439 #define RT5670_DAC_R1_MONO_R_VOL_MASK (0x1 << 5)
0440 #define RT5670_DAC_R1_MONO_R_VOL_SFT 5
0441 #define RT5670_M_DAC_R2_MONO_R (0x1 << 4)
0442 #define RT5670_M_DAC_R2_MONO_R_SFT 4
0443 #define RT5670_DAC_R2_MONO_R_VOL_MASK (0x1 << 3)
0444 #define RT5670_DAC_R2_MONO_R_VOL_SFT 3
0445 #define RT5670_M_DAC_L2_MONO_R (0x1 << 2)
0446 #define RT5670_M_DAC_L2_MONO_R_SFT 2
0447 #define RT5670_DAC_L2_MONO_R_VOL_MASK (0x1 << 1)
0448 #define RT5670_DAC_L2_MONO_R_VOL_SFT 1
0449
0450
0451 #define RT5670_M_STO_L_DAC_L (0x1 << 15)
0452 #define RT5670_M_STO_L_DAC_L_SFT 15
0453 #define RT5670_STO_L_DAC_L_VOL_MASK (0x1 << 14)
0454 #define RT5670_STO_L_DAC_L_VOL_SFT 14
0455 #define RT5670_M_DAC_L2_DAC_L (0x1 << 13)
0456 #define RT5670_M_DAC_L2_DAC_L_SFT 13
0457 #define RT5670_DAC_L2_DAC_L_VOL_MASK (0x1 << 12)
0458 #define RT5670_DAC_L2_DAC_L_VOL_SFT 12
0459 #define RT5670_M_STO_R_DAC_R (0x1 << 11)
0460 #define RT5670_M_STO_R_DAC_R_SFT 11
0461 #define RT5670_STO_R_DAC_R_VOL_MASK (0x1 << 10)
0462 #define RT5670_STO_R_DAC_R_VOL_SFT 10
0463 #define RT5670_M_DAC_R2_DAC_R (0x1 << 9)
0464 #define RT5670_M_DAC_R2_DAC_R_SFT 9
0465 #define RT5670_DAC_R2_DAC_R_VOL_MASK (0x1 << 8)
0466 #define RT5670_DAC_R2_DAC_R_VOL_SFT 8
0467 #define RT5670_M_DAC_R2_DAC_L (0x1 << 7)
0468 #define RT5670_M_DAC_R2_DAC_L_SFT 7
0469 #define RT5670_DAC_R2_DAC_L_VOL_MASK (0x1 << 6)
0470 #define RT5670_DAC_R2_DAC_L_VOL_SFT 6
0471 #define RT5670_M_DAC_L2_DAC_R (0x1 << 5)
0472 #define RT5670_M_DAC_L2_DAC_R_SFT 5
0473 #define RT5670_DAC_L2_DAC_R_VOL_MASK (0x1 << 4)
0474 #define RT5670_DAC_L2_DAC_R_VOL_SFT 4
0475
0476
0477 #define RT5670_RXDP_SEL_MASK (0x7 << 13)
0478 #define RT5670_RXDP_SEL_SFT 13
0479 #define RT5670_RXDP_SRC_MASK (0x3 << 11)
0480 #define RT5670_RXDP_SRC_SFT 11
0481 #define RT5670_RXDP_SRC_NOR (0x0 << 11)
0482 #define RT5670_RXDP_SRC_DIV2 (0x1 << 11)
0483 #define RT5670_RXDP_SRC_DIV3 (0x2 << 11)
0484 #define RT5670_TXDP_SRC_MASK (0x3 << 4)
0485 #define RT5670_TXDP_SRC_SFT 4
0486 #define RT5670_TXDP_SRC_NOR (0x0 << 4)
0487 #define RT5670_TXDP_SRC_DIV2 (0x1 << 4)
0488 #define RT5670_TXDP_SRC_DIV3 (0x2 << 4)
0489 #define RT5670_TXDP_SLOT_SEL_MASK (0x3 << 2)
0490 #define RT5670_TXDP_SLOT_SEL_SFT 2
0491 #define RT5670_DSP_UL_SEL (0x1 << 1)
0492 #define RT5670_DSP_UL_SFT 1
0493 #define RT5670_DSP_DL_SEL 0x1
0494 #define RT5670_DSP_DL_SFT 0
0495
0496
0497 #define RT5670_TXDP_L_VOL_MASK (0x7f << 8)
0498 #define RT5670_TXDP_L_VOL_SFT 8
0499 #define RT5670_TXDP_R_VOL_MASK (0x7f)
0500 #define RT5670_TXDP_R_VOL_SFT 0
0501
0502
0503 #define RT5670_IF1_ADC2_IN_SEL (0x1 << 15)
0504 #define RT5670_IF1_ADC2_IN_SFT 15
0505 #define RT5670_IF2_ADC_IN_MASK (0x7 << 12)
0506 #define RT5670_IF2_ADC_IN_SFT 12
0507 #define RT5670_IF2_DAC_SEL_MASK (0x3 << 10)
0508 #define RT5670_IF2_DAC_SEL_SFT 10
0509 #define RT5670_IF2_ADC_SEL_MASK (0x3 << 8)
0510 #define RT5670_IF2_ADC_SEL_SFT 8
0511
0512
0513 #define RT5670_IF4_ADC_IN_MASK (0x3 << 4)
0514 #define RT5670_IF4_ADC_IN_SFT 4
0515
0516
0517 #define RT5670_PDM1_L_MASK (0x1 << 15)
0518 #define RT5670_PDM1_L_SFT 15
0519 #define RT5670_M_PDM1_L (0x1 << 14)
0520 #define RT5670_M_PDM1_L_SFT 14
0521 #define RT5670_PDM1_R_MASK (0x1 << 13)
0522 #define RT5670_PDM1_R_SFT 13
0523 #define RT5670_M_PDM1_R (0x1 << 12)
0524 #define RT5670_M_PDM1_R_SFT 12
0525 #define RT5670_PDM2_L_MASK (0x1 << 11)
0526 #define RT5670_PDM2_L_SFT 11
0527 #define RT5670_M_PDM2_L (0x1 << 10)
0528 #define RT5670_M_PDM2_L_SFT 10
0529 #define RT5670_PDM2_R_MASK (0x1 << 9)
0530 #define RT5670_PDM2_R_SFT 9
0531 #define RT5670_M_PDM2_R (0x1 << 8)
0532 #define RT5670_M_PDM2_R_SFT 8
0533 #define RT5670_PDM2_BUSY (0x1 << 7)
0534 #define RT5670_PDM1_BUSY (0x1 << 6)
0535 #define RT5670_PDM_PATTERN (0x1 << 5)
0536 #define RT5670_PDM_GAIN (0x1 << 4)
0537 #define RT5670_PDM_DIV_MASK (0x3)
0538
0539
0540 #define RT5670_G_HP_L_RM_L_MASK (0x7 << 13)
0541 #define RT5670_G_HP_L_RM_L_SFT 13
0542 #define RT5670_G_IN_L_RM_L_MASK (0x7 << 10)
0543 #define RT5670_G_IN_L_RM_L_SFT 10
0544 #define RT5670_G_BST4_RM_L_MASK (0x7 << 7)
0545 #define RT5670_G_BST4_RM_L_SFT 7
0546 #define RT5670_G_BST3_RM_L_MASK (0x7 << 4)
0547 #define RT5670_G_BST3_RM_L_SFT 4
0548 #define RT5670_G_BST2_RM_L_MASK (0x7 << 1)
0549 #define RT5670_G_BST2_RM_L_SFT 1
0550
0551
0552 #define RT5670_G_BST1_RM_L_MASK (0x7 << 13)
0553 #define RT5670_G_BST1_RM_L_SFT 13
0554 #define RT5670_M_IN_L_RM_L (0x1 << 5)
0555 #define RT5670_M_IN_L_RM_L_SFT 5
0556 #define RT5670_M_BST2_RM_L (0x1 << 3)
0557 #define RT5670_M_BST2_RM_L_SFT 3
0558 #define RT5670_M_BST1_RM_L (0x1 << 1)
0559 #define RT5670_M_BST1_RM_L_SFT 1
0560
0561
0562 #define RT5670_G_HP_R_RM_R_MASK (0x7 << 13)
0563 #define RT5670_G_HP_R_RM_R_SFT 13
0564 #define RT5670_G_IN_R_RM_R_MASK (0x7 << 10)
0565 #define RT5670_G_IN_R_RM_R_SFT 10
0566 #define RT5670_G_BST4_RM_R_MASK (0x7 << 7)
0567 #define RT5670_G_BST4_RM_R_SFT 7
0568 #define RT5670_G_BST3_RM_R_MASK (0x7 << 4)
0569 #define RT5670_G_BST3_RM_R_SFT 4
0570 #define RT5670_G_BST2_RM_R_MASK (0x7 << 1)
0571 #define RT5670_G_BST2_RM_R_SFT 1
0572
0573
0574 #define RT5670_G_BST1_RM_R_MASK (0x7 << 13)
0575 #define RT5670_G_BST1_RM_R_SFT 13
0576 #define RT5670_M_IN_R_RM_R (0x1 << 5)
0577 #define RT5670_M_IN_R_RM_R_SFT 5
0578 #define RT5670_M_BST2_RM_R (0x1 << 3)
0579 #define RT5670_M_BST2_RM_R_SFT 3
0580 #define RT5670_M_BST1_RM_R (0x1 << 1)
0581 #define RT5670_M_BST1_RM_R_SFT 1
0582
0583
0584 #define RT5670_M_DAC2_HM (0x1 << 15)
0585 #define RT5670_M_DAC2_HM_SFT 15
0586 #define RT5670_M_HPVOL_HM (0x1 << 14)
0587 #define RT5670_M_HPVOL_HM_SFT 14
0588 #define RT5670_M_DAC1_HM (0x1 << 13)
0589 #define RT5670_M_DAC1_HM_SFT 13
0590 #define RT5670_G_HPOMIX_MASK (0x1 << 12)
0591 #define RT5670_G_HPOMIX_SFT 12
0592 #define RT5670_M_INR1_HMR (0x1 << 3)
0593 #define RT5670_M_INR1_HMR_SFT 3
0594 #define RT5670_M_DACR1_HMR (0x1 << 2)
0595 #define RT5670_M_DACR1_HMR_SFT 2
0596 #define RT5670_M_INL1_HML (0x1 << 1)
0597 #define RT5670_M_INL1_HML_SFT 1
0598 #define RT5670_M_DACL1_HML (0x1)
0599 #define RT5670_M_DACL1_HML_SFT 0
0600
0601
0602 #define RT5670_M_DAC_R2_MA (0x1 << 15)
0603 #define RT5670_M_DAC_R2_MA_SFT 15
0604 #define RT5670_M_DAC_L2_MA (0x1 << 14)
0605 #define RT5670_M_DAC_L2_MA_SFT 14
0606 #define RT5670_M_OV_R_MM (0x1 << 13)
0607 #define RT5670_M_OV_R_MM_SFT 13
0608 #define RT5670_M_OV_L_MM (0x1 << 12)
0609 #define RT5670_M_OV_L_MM_SFT 12
0610 #define RT5670_G_MONOMIX_MASK (0x1 << 10)
0611 #define RT5670_G_MONOMIX_SFT 10
0612 #define RT5670_M_DAC_R2_MM (0x1 << 9)
0613 #define RT5670_M_DAC_R2_MM_SFT 9
0614 #define RT5670_M_DAC_L2_MM (0x1 << 8)
0615 #define RT5670_M_DAC_L2_MM_SFT 8
0616 #define RT5670_M_BST4_MM (0x1 << 7)
0617 #define RT5670_M_BST4_MM_SFT 7
0618
0619
0620 #define RT5670_G_BST3_OM_L_MASK (0x7 << 13)
0621 #define RT5670_G_BST3_OM_L_SFT 13
0622 #define RT5670_G_BST2_OM_L_MASK (0x7 << 10)
0623 #define RT5670_G_BST2_OM_L_SFT 10
0624 #define RT5670_G_BST1_OM_L_MASK (0x7 << 7)
0625 #define RT5670_G_BST1_OM_L_SFT 7
0626 #define RT5670_G_IN_L_OM_L_MASK (0x7 << 4)
0627 #define RT5670_G_IN_L_OM_L_SFT 4
0628 #define RT5670_G_RM_L_OM_L_MASK (0x7 << 1)
0629 #define RT5670_G_RM_L_OM_L_SFT 1
0630
0631
0632 #define RT5670_G_DAC_R2_OM_L_MASK (0x7 << 13)
0633 #define RT5670_G_DAC_R2_OM_L_SFT 13
0634 #define RT5670_G_DAC_L2_OM_L_MASK (0x7 << 10)
0635 #define RT5670_G_DAC_L2_OM_L_SFT 10
0636 #define RT5670_G_DAC_L1_OM_L_MASK (0x7 << 7)
0637 #define RT5670_G_DAC_L1_OM_L_SFT 7
0638
0639
0640 #define RT5670_M_BST1_OM_L (0x1 << 5)
0641 #define RT5670_M_BST1_OM_L_SFT 5
0642 #define RT5670_M_IN_L_OM_L (0x1 << 4)
0643 #define RT5670_M_IN_L_OM_L_SFT 4
0644 #define RT5670_M_DAC_L2_OM_L (0x1 << 1)
0645 #define RT5670_M_DAC_L2_OM_L_SFT 1
0646 #define RT5670_M_DAC_L1_OM_L (0x1)
0647 #define RT5670_M_DAC_L1_OM_L_SFT 0
0648
0649
0650 #define RT5670_G_BST4_OM_R_MASK (0x7 << 13)
0651 #define RT5670_G_BST4_OM_R_SFT 13
0652 #define RT5670_G_BST2_OM_R_MASK (0x7 << 10)
0653 #define RT5670_G_BST2_OM_R_SFT 10
0654 #define RT5670_G_BST1_OM_R_MASK (0x7 << 7)
0655 #define RT5670_G_BST1_OM_R_SFT 7
0656 #define RT5670_G_IN_R_OM_R_MASK (0x7 << 4)
0657 #define RT5670_G_IN_R_OM_R_SFT 4
0658 #define RT5670_G_RM_R_OM_R_MASK (0x7 << 1)
0659 #define RT5670_G_RM_R_OM_R_SFT 1
0660
0661
0662 #define RT5670_G_DAC_L2_OM_R_MASK (0x7 << 13)
0663 #define RT5670_G_DAC_L2_OM_R_SFT 13
0664 #define RT5670_G_DAC_R2_OM_R_MASK (0x7 << 10)
0665 #define RT5670_G_DAC_R2_OM_R_SFT 10
0666 #define RT5670_G_DAC_R1_OM_R_MASK (0x7 << 7)
0667 #define RT5670_G_DAC_R1_OM_R_SFT 7
0668
0669
0670 #define RT5670_M_BST2_OM_R (0x1 << 6)
0671 #define RT5670_M_BST2_OM_R_SFT 6
0672 #define RT5670_M_IN_R_OM_R (0x1 << 4)
0673 #define RT5670_M_IN_R_OM_R_SFT 4
0674 #define RT5670_M_DAC_R2_OM_R (0x1 << 1)
0675 #define RT5670_M_DAC_R2_OM_R_SFT 1
0676 #define RT5670_M_DAC_R1_OM_R (0x1)
0677 #define RT5670_M_DAC_R1_OM_R_SFT 0
0678
0679
0680 #define RT5670_M_DAC_L1_LM (0x1 << 15)
0681 #define RT5670_M_DAC_L1_LM_SFT 15
0682 #define RT5670_M_DAC_R1_LM (0x1 << 14)
0683 #define RT5670_M_DAC_R1_LM_SFT 14
0684 #define RT5670_M_OV_L_LM (0x1 << 13)
0685 #define RT5670_M_OV_L_LM_SFT 13
0686 #define RT5670_M_OV_R_LM (0x1 << 12)
0687 #define RT5670_M_OV_R_LM_SFT 12
0688 #define RT5670_G_LOUTMIX_MASK (0x1 << 11)
0689 #define RT5670_G_LOUTMIX_SFT 11
0690
0691
0692 #define RT5670_PWR_I2S1 (0x1 << 15)
0693 #define RT5670_PWR_I2S1_BIT 15
0694 #define RT5670_PWR_I2S2 (0x1 << 14)
0695 #define RT5670_PWR_I2S2_BIT 14
0696 #define RT5670_PWR_DAC_L1 (0x1 << 12)
0697 #define RT5670_PWR_DAC_L1_BIT 12
0698 #define RT5670_PWR_DAC_R1 (0x1 << 11)
0699 #define RT5670_PWR_DAC_R1_BIT 11
0700 #define RT5670_PWR_DAC_L2 (0x1 << 7)
0701 #define RT5670_PWR_DAC_L2_BIT 7
0702 #define RT5670_PWR_DAC_R2 (0x1 << 6)
0703 #define RT5670_PWR_DAC_R2_BIT 6
0704 #define RT5670_PWR_ADC_L (0x1 << 2)
0705 #define RT5670_PWR_ADC_L_BIT 2
0706 #define RT5670_PWR_ADC_R (0x1 << 1)
0707 #define RT5670_PWR_ADC_R_BIT 1
0708 #define RT5670_PWR_CLS_D (0x1)
0709 #define RT5670_PWR_CLS_D_BIT 0
0710
0711
0712 #define RT5670_PWR_ADC_S1F (0x1 << 15)
0713 #define RT5670_PWR_ADC_S1F_BIT 15
0714 #define RT5670_PWR_ADC_MF_L (0x1 << 14)
0715 #define RT5670_PWR_ADC_MF_L_BIT 14
0716 #define RT5670_PWR_ADC_MF_R (0x1 << 13)
0717 #define RT5670_PWR_ADC_MF_R_BIT 13
0718 #define RT5670_PWR_I2S_DSP (0x1 << 12)
0719 #define RT5670_PWR_I2S_DSP_BIT 12
0720 #define RT5670_PWR_DAC_S1F (0x1 << 11)
0721 #define RT5670_PWR_DAC_S1F_BIT 11
0722 #define RT5670_PWR_DAC_MF_L (0x1 << 10)
0723 #define RT5670_PWR_DAC_MF_L_BIT 10
0724 #define RT5670_PWR_DAC_MF_R (0x1 << 9)
0725 #define RT5670_PWR_DAC_MF_R_BIT 9
0726 #define RT5670_PWR_ADC_S2F (0x1 << 8)
0727 #define RT5670_PWR_ADC_S2F_BIT 8
0728 #define RT5670_PWR_PDM1 (0x1 << 7)
0729 #define RT5670_PWR_PDM1_BIT 7
0730 #define RT5670_PWR_PDM2 (0x1 << 6)
0731 #define RT5670_PWR_PDM2_BIT 6
0732
0733
0734 #define RT5670_PWR_VREF1 (0x1 << 15)
0735 #define RT5670_PWR_VREF1_BIT 15
0736 #define RT5670_PWR_FV1 (0x1 << 14)
0737 #define RT5670_PWR_FV1_BIT 14
0738 #define RT5670_PWR_MB (0x1 << 13)
0739 #define RT5670_PWR_MB_BIT 13
0740 #define RT5670_PWR_LM (0x1 << 12)
0741 #define RT5670_PWR_LM_BIT 12
0742 #define RT5670_PWR_BG (0x1 << 11)
0743 #define RT5670_PWR_BG_BIT 11
0744 #define RT5670_PWR_HP_L (0x1 << 7)
0745 #define RT5670_PWR_HP_L_BIT 7
0746 #define RT5670_PWR_HP_R (0x1 << 6)
0747 #define RT5670_PWR_HP_R_BIT 6
0748 #define RT5670_PWR_HA (0x1 << 5)
0749 #define RT5670_PWR_HA_BIT 5
0750 #define RT5670_PWR_VREF2 (0x1 << 4)
0751 #define RT5670_PWR_VREF2_BIT 4
0752 #define RT5670_PWR_FV2 (0x1 << 3)
0753 #define RT5670_PWR_FV2_BIT 3
0754 #define RT5670_LDO_SEL_MASK (0x7)
0755 #define RT5670_LDO_SEL_SFT 0
0756
0757
0758 #define RT5670_PWR_BST1 (0x1 << 15)
0759 #define RT5670_PWR_BST1_BIT 15
0760 #define RT5670_PWR_BST2 (0x1 << 13)
0761 #define RT5670_PWR_BST2_BIT 13
0762 #define RT5670_PWR_MB1 (0x1 << 11)
0763 #define RT5670_PWR_MB1_BIT 11
0764 #define RT5670_PWR_MB2 (0x1 << 10)
0765 #define RT5670_PWR_MB2_BIT 10
0766 #define RT5670_PWR_PLL (0x1 << 9)
0767 #define RT5670_PWR_PLL_BIT 9
0768 #define RT5670_PWR_BST1_P (0x1 << 6)
0769 #define RT5670_PWR_BST1_P_BIT 6
0770 #define RT5670_PWR_BST2_P (0x1 << 4)
0771 #define RT5670_PWR_BST2_P_BIT 4
0772 #define RT5670_PWR_JD1 (0x1 << 2)
0773 #define RT5670_PWR_JD1_BIT 2
0774 #define RT5670_PWR_JD (0x1 << 1)
0775 #define RT5670_PWR_JD_BIT 1
0776
0777
0778 #define RT5670_PWR_OM_L (0x1 << 15)
0779 #define RT5670_PWR_OM_L_BIT 15
0780 #define RT5670_PWR_OM_R (0x1 << 14)
0781 #define RT5670_PWR_OM_R_BIT 14
0782 #define RT5670_PWR_RM_L (0x1 << 11)
0783 #define RT5670_PWR_RM_L_BIT 11
0784 #define RT5670_PWR_RM_R (0x1 << 10)
0785 #define RT5670_PWR_RM_R_BIT 10
0786
0787
0788 #define RT5670_PWR_HV_L (0x1 << 11)
0789 #define RT5670_PWR_HV_L_BIT 11
0790 #define RT5670_PWR_HV_R (0x1 << 10)
0791 #define RT5670_PWR_HV_R_BIT 10
0792 #define RT5670_PWR_IN_L (0x1 << 9)
0793 #define RT5670_PWR_IN_L_BIT 9
0794 #define RT5670_PWR_IN_R (0x1 << 8)
0795 #define RT5670_PWR_IN_R_BIT 8
0796 #define RT5670_PWR_MIC_DET (0x1 << 5)
0797 #define RT5670_PWR_MIC_DET_BIT 5
0798
0799
0800 #define RT5670_I2S_MS_MASK (0x1 << 15)
0801 #define RT5670_I2S_MS_SFT 15
0802 #define RT5670_I2S_MS_M (0x0 << 15)
0803 #define RT5670_I2S_MS_S (0x1 << 15)
0804 #define RT5670_I2S_IF_MASK (0x7 << 12)
0805 #define RT5670_I2S_IF_SFT 12
0806 #define RT5670_I2S_O_CP_MASK (0x3 << 10)
0807 #define RT5670_I2S_O_CP_SFT 10
0808 #define RT5670_I2S_O_CP_OFF (0x0 << 10)
0809 #define RT5670_I2S_O_CP_U_LAW (0x1 << 10)
0810 #define RT5670_I2S_O_CP_A_LAW (0x2 << 10)
0811 #define RT5670_I2S_I_CP_MASK (0x3 << 8)
0812 #define RT5670_I2S_I_CP_SFT 8
0813 #define RT5670_I2S_I_CP_OFF (0x0 << 8)
0814 #define RT5670_I2S_I_CP_U_LAW (0x1 << 8)
0815 #define RT5670_I2S_I_CP_A_LAW (0x2 << 8)
0816 #define RT5670_I2S_BP_MASK (0x1 << 7)
0817 #define RT5670_I2S_BP_SFT 7
0818 #define RT5670_I2S_BP_NOR (0x0 << 7)
0819 #define RT5670_I2S_BP_INV (0x1 << 7)
0820 #define RT5670_I2S_DL_MASK (0x3 << 2)
0821 #define RT5670_I2S_DL_SFT 2
0822 #define RT5670_I2S_DL_16 (0x0 << 2)
0823 #define RT5670_I2S_DL_20 (0x1 << 2)
0824 #define RT5670_I2S_DL_24 (0x2 << 2)
0825 #define RT5670_I2S_DL_8 (0x3 << 2)
0826 #define RT5670_I2S_DF_MASK (0x3)
0827 #define RT5670_I2S_DF_SFT 0
0828 #define RT5670_I2S_DF_I2S (0x0)
0829 #define RT5670_I2S_DF_LEFT (0x1)
0830 #define RT5670_I2S_DF_PCM_A (0x2)
0831 #define RT5670_I2S_DF_PCM_B (0x3)
0832
0833
0834 #define RT5670_I2S2_SDI_MASK (0x1 << 6)
0835 #define RT5670_I2S2_SDI_SFT 6
0836 #define RT5670_I2S2_SDI_I2S1 (0x0 << 6)
0837 #define RT5670_I2S2_SDI_I2S2 (0x1 << 6)
0838
0839
0840 #define RT5670_I2S_BCLK_MS1_MASK (0x1 << 15)
0841 #define RT5670_I2S_BCLK_MS1_SFT 15
0842 #define RT5670_I2S_BCLK_MS1_32 (0x0 << 15)
0843 #define RT5670_I2S_BCLK_MS1_64 (0x1 << 15)
0844 #define RT5670_I2S_PD1_MASK (0x7 << 12)
0845 #define RT5670_I2S_PD1_SFT 12
0846 #define RT5670_I2S_PD1_1 (0x0 << 12)
0847 #define RT5670_I2S_PD1_2 (0x1 << 12)
0848 #define RT5670_I2S_PD1_3 (0x2 << 12)
0849 #define RT5670_I2S_PD1_4 (0x3 << 12)
0850 #define RT5670_I2S_PD1_6 (0x4 << 12)
0851 #define RT5670_I2S_PD1_8 (0x5 << 12)
0852 #define RT5670_I2S_PD1_12 (0x6 << 12)
0853 #define RT5670_I2S_PD1_16 (0x7 << 12)
0854 #define RT5670_I2S_BCLK_MS2_MASK (0x1 << 11)
0855 #define RT5670_I2S_BCLK_MS2_SFT 11
0856 #define RT5670_I2S_BCLK_MS2_32 (0x0 << 11)
0857 #define RT5670_I2S_BCLK_MS2_64 (0x1 << 11)
0858 #define RT5670_I2S_PD2_MASK (0x7 << 8)
0859 #define RT5670_I2S_PD2_SFT 8
0860 #define RT5670_I2S_PD2_1 (0x0 << 8)
0861 #define RT5670_I2S_PD2_2 (0x1 << 8)
0862 #define RT5670_I2S_PD2_3 (0x2 << 8)
0863 #define RT5670_I2S_PD2_4 (0x3 << 8)
0864 #define RT5670_I2S_PD2_6 (0x4 << 8)
0865 #define RT5670_I2S_PD2_8 (0x5 << 8)
0866 #define RT5670_I2S_PD2_12 (0x6 << 8)
0867 #define RT5670_I2S_PD2_16 (0x7 << 8)
0868 #define RT5670_I2S_BCLK_MS3_MASK (0x1 << 7)
0869 #define RT5670_I2S_BCLK_MS3_SFT 7
0870 #define RT5670_I2S_BCLK_MS3_32 (0x0 << 7)
0871 #define RT5670_I2S_BCLK_MS3_64 (0x1 << 7)
0872 #define RT5670_I2S_PD3_MASK (0x7 << 4)
0873 #define RT5670_I2S_PD3_SFT 4
0874 #define RT5670_I2S_PD3_1 (0x0 << 4)
0875 #define RT5670_I2S_PD3_2 (0x1 << 4)
0876 #define RT5670_I2S_PD3_3 (0x2 << 4)
0877 #define RT5670_I2S_PD3_4 (0x3 << 4)
0878 #define RT5670_I2S_PD3_6 (0x4 << 4)
0879 #define RT5670_I2S_PD3_8 (0x5 << 4)
0880 #define RT5670_I2S_PD3_12 (0x6 << 4)
0881 #define RT5670_I2S_PD3_16 (0x7 << 4)
0882 #define RT5670_DAC_OSR_MASK (0x3 << 2)
0883 #define RT5670_DAC_OSR_SFT 2
0884 #define RT5670_DAC_OSR_128 (0x0 << 2)
0885 #define RT5670_DAC_OSR_64 (0x1 << 2)
0886 #define RT5670_DAC_OSR_32 (0x2 << 2)
0887 #define RT5670_DAC_OSR_16 (0x3 << 2)
0888 #define RT5670_ADC_OSR_MASK (0x3)
0889 #define RT5670_ADC_OSR_SFT 0
0890 #define RT5670_ADC_OSR_128 (0x0)
0891 #define RT5670_ADC_OSR_64 (0x1)
0892 #define RT5670_ADC_OSR_32 (0x2)
0893 #define RT5670_ADC_OSR_16 (0x3)
0894
0895
0896 #define RT5670_DAC_L_OSR_MASK (0x3 << 14)
0897 #define RT5670_DAC_L_OSR_SFT 14
0898 #define RT5670_DAC_L_OSR_128 (0x0 << 14)
0899 #define RT5670_DAC_L_OSR_64 (0x1 << 14)
0900 #define RT5670_DAC_L_OSR_32 (0x2 << 14)
0901 #define RT5670_DAC_L_OSR_16 (0x3 << 14)
0902 #define RT5670_ADC_R_OSR_MASK (0x3 << 12)
0903 #define RT5670_ADC_R_OSR_SFT 12
0904 #define RT5670_ADC_R_OSR_128 (0x0 << 12)
0905 #define RT5670_ADC_R_OSR_64 (0x1 << 12)
0906 #define RT5670_ADC_R_OSR_32 (0x2 << 12)
0907 #define RT5670_ADC_R_OSR_16 (0x3 << 12)
0908 #define RT5670_DAHPF_EN (0x1 << 11)
0909 #define RT5670_DAHPF_EN_SFT 11
0910 #define RT5670_ADHPF_EN (0x1 << 10)
0911 #define RT5670_ADHPF_EN_SFT 10
0912
0913
0914 #define RT5670_DMIC_1_EN_MASK (0x1 << 15)
0915 #define RT5670_DMIC_1_EN_SFT 15
0916 #define RT5670_DMIC_1_DIS (0x0 << 15)
0917 #define RT5670_DMIC_1_EN (0x1 << 15)
0918 #define RT5670_DMIC_2_EN_MASK (0x1 << 14)
0919 #define RT5670_DMIC_2_EN_SFT 14
0920 #define RT5670_DMIC_2_DIS (0x0 << 14)
0921 #define RT5670_DMIC_2_EN (0x1 << 14)
0922 #define RT5670_DMIC_1L_LH_MASK (0x1 << 13)
0923 #define RT5670_DMIC_1L_LH_SFT 13
0924 #define RT5670_DMIC_1L_LH_FALLING (0x0 << 13)
0925 #define RT5670_DMIC_1L_LH_RISING (0x1 << 13)
0926 #define RT5670_DMIC_1R_LH_MASK (0x1 << 12)
0927 #define RT5670_DMIC_1R_LH_SFT 12
0928 #define RT5670_DMIC_1R_LH_FALLING (0x0 << 12)
0929 #define RT5670_DMIC_1R_LH_RISING (0x1 << 12)
0930 #define RT5670_DMIC_2_DP_MASK (0x1 << 10)
0931 #define RT5670_DMIC_2_DP_SFT 10
0932 #define RT5670_DMIC_2_DP_GPIO8 (0x0 << 10)
0933 #define RT5670_DMIC_2_DP_IN3N (0x1 << 10)
0934 #define RT5670_DMIC_2L_LH_MASK (0x1 << 9)
0935 #define RT5670_DMIC_2L_LH_SFT 9
0936 #define RT5670_DMIC_2L_LH_FALLING (0x0 << 9)
0937 #define RT5670_DMIC_2L_LH_RISING (0x1 << 9)
0938 #define RT5670_DMIC_2R_LH_MASK (0x1 << 8)
0939 #define RT5670_DMIC_2R_LH_SFT 8
0940 #define RT5670_DMIC_2R_LH_FALLING (0x0 << 8)
0941 #define RT5670_DMIC_2R_LH_RISING (0x1 << 8)
0942 #define RT5670_DMIC_CLK_MASK (0x7 << 5)
0943 #define RT5670_DMIC_CLK_SFT 5
0944 #define RT5670_DMIC_3_EN_MASK (0x1 << 4)
0945 #define RT5670_DMIC_3_EN_SFT 4
0946 #define RT5670_DMIC_3_DIS (0x0 << 4)
0947 #define RT5670_DMIC_3_EN (0x1 << 4)
0948 #define RT5670_DMIC_1_DP_MASK (0x3 << 0)
0949 #define RT5670_DMIC_1_DP_SFT 0
0950 #define RT5670_DMIC_1_DP_GPIO6 (0x0 << 0)
0951 #define RT5670_DMIC_1_DP_IN2P (0x1 << 0)
0952 #define RT5670_DMIC_1_DP_GPIO7 (0x2 << 0)
0953
0954
0955 #define RT5670_DMIC_3_DP_MASK (0x3 << 6)
0956 #define RT5670_DMIC_3_DP_SFT 6
0957 #define RT5670_DMIC_3_DP_GPIO9 (0x0 << 6)
0958 #define RT5670_DMIC_3_DP_GPIO10 (0x1 << 6)
0959 #define RT5670_DMIC_3_DP_GPIO5 (0x2 << 6)
0960
0961
0962 #define RT5670_SCLK_SRC_MASK (0x3 << 14)
0963 #define RT5670_SCLK_SRC_SFT 14
0964 #define RT5670_SCLK_SRC_MCLK (0x0 << 14)
0965 #define RT5670_SCLK_SRC_PLL1 (0x1 << 14)
0966 #define RT5670_SCLK_SRC_RCCLK (0x2 << 14)
0967 #define RT5670_PLL1_SRC_MASK (0x7 << 11)
0968 #define RT5670_PLL1_SRC_SFT 11
0969 #define RT5670_PLL1_SRC_MCLK (0x0 << 11)
0970 #define RT5670_PLL1_SRC_BCLK1 (0x1 << 11)
0971 #define RT5670_PLL1_SRC_BCLK2 (0x2 << 11)
0972 #define RT5670_PLL1_SRC_BCLK3 (0x3 << 11)
0973 #define RT5670_PLL1_PD_MASK (0x1 << 3)
0974 #define RT5670_PLL1_PD_SFT 3
0975 #define RT5670_PLL1_PD_1 (0x0 << 3)
0976 #define RT5670_PLL1_PD_2 (0x1 << 3)
0977
0978 #define RT5670_PLL_INP_MAX 40000000
0979 #define RT5670_PLL_INP_MIN 256000
0980
0981 #define RT5670_PLL_N_MAX 0x1ff
0982 #define RT5670_PLL_N_MASK (RT5670_PLL_N_MAX << 7)
0983 #define RT5670_PLL_N_SFT 7
0984 #define RT5670_PLL_K_MAX 0x1f
0985 #define RT5670_PLL_K_MASK (RT5670_PLL_K_MAX)
0986 #define RT5670_PLL_K_SFT 0
0987
0988
0989 #define RT5670_PLL_M_MAX 0xf
0990 #define RT5670_PLL_M_MASK (RT5670_PLL_M_MAX << 12)
0991 #define RT5670_PLL_M_SFT 12
0992 #define RT5670_PLL_M_BP (0x1 << 11)
0993 #define RT5670_PLL_M_BP_SFT 11
0994
0995
0996 #define RT5670_STO_T_MASK (0x1 << 15)
0997 #define RT5670_STO_T_SFT 15
0998 #define RT5670_STO_T_SCLK (0x0 << 15)
0999 #define RT5670_STO_T_LRCK1 (0x1 << 15)
1000 #define RT5670_M1_T_MASK (0x1 << 14)
1001 #define RT5670_M1_T_SFT 14
1002 #define RT5670_M1_T_I2S2 (0x0 << 14)
1003 #define RT5670_M1_T_I2S2_D3 (0x1 << 14)
1004 #define RT5670_I2S2_F_MASK (0x1 << 12)
1005 #define RT5670_I2S2_F_SFT 12
1006 #define RT5670_I2S2_F_I2S2_D2 (0x0 << 12)
1007 #define RT5670_I2S2_F_I2S1_TCLK (0x1 << 12)
1008 #define RT5670_DMIC_1_M_MASK (0x1 << 9)
1009 #define RT5670_DMIC_1_M_SFT 9
1010 #define RT5670_DMIC_1_M_NOR (0x0 << 9)
1011 #define RT5670_DMIC_1_M_ASYN (0x1 << 9)
1012 #define RT5670_DMIC_2_M_MASK (0x1 << 8)
1013 #define RT5670_DMIC_2_M_SFT 8
1014 #define RT5670_DMIC_2_M_NOR (0x0 << 8)
1015 #define RT5670_DMIC_2_M_ASYN (0x1 << 8)
1016
1017
1018 #define RT5670_CLK_SEL_SYS (0x0)
1019 #define RT5670_CLK_SEL_I2S1_ASRC (0x1)
1020 #define RT5670_CLK_SEL_I2S2_ASRC (0x2)
1021 #define RT5670_CLK_SEL_I2S3_ASRC (0x3)
1022 #define RT5670_CLK_SEL_SYS2 (0x5)
1023 #define RT5670_CLK_SEL_SYS3 (0x6)
1024
1025
1026 #define RT5670_DA_STO_CLK_SEL_MASK (0xf << 12)
1027 #define RT5670_DA_STO_CLK_SEL_SFT 12
1028 #define RT5670_DA_MONOL_CLK_SEL_MASK (0xf << 8)
1029 #define RT5670_DA_MONOL_CLK_SEL_SFT 8
1030 #define RT5670_DA_MONOR_CLK_SEL_MASK (0xf << 4)
1031 #define RT5670_DA_MONOR_CLK_SEL_SFT 4
1032 #define RT5670_AD_STO1_CLK_SEL_MASK (0xf << 0)
1033 #define RT5670_AD_STO1_CLK_SEL_SFT 0
1034
1035
1036 #define RT5670_UP_CLK_SEL_MASK (0xf << 12)
1037 #define RT5670_UP_CLK_SEL_SFT 12
1038 #define RT5670_DOWN_CLK_SEL_MASK (0xf << 8)
1039 #define RT5670_DOWN_CLK_SEL_SFT 8
1040 #define RT5670_AD_MONOL_CLK_SEL_MASK (0xf << 4)
1041 #define RT5670_AD_MONOL_CLK_SEL_SFT 4
1042 #define RT5670_AD_MONOR_CLK_SEL_MASK (0xf << 0)
1043 #define RT5670_AD_MONOR_CLK_SEL_SFT 0
1044
1045
1046 #define RT5670_I2S1_PD_MASK (0x7 << 12)
1047 #define RT5670_I2S1_PD_SFT 12
1048 #define RT5670_I2S2_PD_MASK (0x7 << 8)
1049 #define RT5670_I2S2_PD_SFT 8
1050
1051
1052 #define RT5670_HP_OVCD_MASK (0x1 << 10)
1053 #define RT5670_HP_OVCD_SFT 10
1054 #define RT5670_HP_OVCD_DIS (0x0 << 10)
1055 #define RT5670_HP_OVCD_EN (0x1 << 10)
1056 #define RT5670_HP_OC_TH_MASK (0x3 << 8)
1057 #define RT5670_HP_OC_TH_SFT 8
1058 #define RT5670_HP_OC_TH_90 (0x0 << 8)
1059 #define RT5670_HP_OC_TH_105 (0x1 << 8)
1060 #define RT5670_HP_OC_TH_120 (0x2 << 8)
1061 #define RT5670_HP_OC_TH_135 (0x3 << 8)
1062
1063
1064 #define RT5670_CLSD_OC_MASK (0x1 << 9)
1065 #define RT5670_CLSD_OC_SFT 9
1066 #define RT5670_CLSD_OC_PU (0x0 << 9)
1067 #define RT5670_CLSD_OC_PD (0x1 << 9)
1068 #define RT5670_AUTO_PD_MASK (0x1 << 8)
1069 #define RT5670_AUTO_PD_SFT 8
1070 #define RT5670_AUTO_PD_DIS (0x0 << 8)
1071 #define RT5670_AUTO_PD_EN (0x1 << 8)
1072 #define RT5670_CLSD_OC_TH_MASK (0x3f)
1073 #define RT5670_CLSD_OC_TH_SFT 0
1074
1075
1076 #define RT5670_CLSD_RATIO_MASK (0xf << 12)
1077 #define RT5670_CLSD_RATIO_SFT 12
1078 #define RT5670_CLSD_OM_MASK (0x1 << 11)
1079 #define RT5670_CLSD_OM_SFT 11
1080 #define RT5670_CLSD_OM_MONO (0x0 << 11)
1081 #define RT5670_CLSD_OM_STO (0x1 << 11)
1082 #define RT5670_CLSD_SCH_MASK (0x1 << 10)
1083 #define RT5670_CLSD_SCH_SFT 10
1084 #define RT5670_CLSD_SCH_L (0x0 << 10)
1085 #define RT5670_CLSD_SCH_S (0x1 << 10)
1086
1087
1088 #define RT5670_SMT_TRIG_MASK (0x1 << 15)
1089 #define RT5670_SMT_TRIG_SFT 15
1090 #define RT5670_SMT_TRIG_DIS (0x0 << 15)
1091 #define RT5670_SMT_TRIG_EN (0x1 << 15)
1092 #define RT5670_HP_L_SMT_MASK (0x1 << 9)
1093 #define RT5670_HP_L_SMT_SFT 9
1094 #define RT5670_HP_L_SMT_DIS (0x0 << 9)
1095 #define RT5670_HP_L_SMT_EN (0x1 << 9)
1096 #define RT5670_HP_R_SMT_MASK (0x1 << 8)
1097 #define RT5670_HP_R_SMT_SFT 8
1098 #define RT5670_HP_R_SMT_DIS (0x0 << 8)
1099 #define RT5670_HP_R_SMT_EN (0x1 << 8)
1100 #define RT5670_HP_CD_PD_MASK (0x1 << 7)
1101 #define RT5670_HP_CD_PD_SFT 7
1102 #define RT5670_HP_CD_PD_DIS (0x0 << 7)
1103 #define RT5670_HP_CD_PD_EN (0x1 << 7)
1104 #define RT5670_RSTN_MASK (0x1 << 6)
1105 #define RT5670_RSTN_SFT 6
1106 #define RT5670_RSTN_DIS (0x0 << 6)
1107 #define RT5670_RSTN_EN (0x1 << 6)
1108 #define RT5670_RSTP_MASK (0x1 << 5)
1109 #define RT5670_RSTP_SFT 5
1110 #define RT5670_RSTP_DIS (0x0 << 5)
1111 #define RT5670_RSTP_EN (0x1 << 5)
1112 #define RT5670_HP_CO_MASK (0x1 << 4)
1113 #define RT5670_HP_CO_SFT 4
1114 #define RT5670_HP_CO_DIS (0x0 << 4)
1115 #define RT5670_HP_CO_EN (0x1 << 4)
1116 #define RT5670_HP_CP_MASK (0x1 << 3)
1117 #define RT5670_HP_CP_SFT 3
1118 #define RT5670_HP_CP_PD (0x0 << 3)
1119 #define RT5670_HP_CP_PU (0x1 << 3)
1120 #define RT5670_HP_SG_MASK (0x1 << 2)
1121 #define RT5670_HP_SG_SFT 2
1122 #define RT5670_HP_SG_DIS (0x0 << 2)
1123 #define RT5670_HP_SG_EN (0x1 << 2)
1124 #define RT5670_HP_DP_MASK (0x1 << 1)
1125 #define RT5670_HP_DP_SFT 1
1126 #define RT5670_HP_DP_PD (0x0 << 1)
1127 #define RT5670_HP_DP_PU (0x1 << 1)
1128 #define RT5670_HP_CB_MASK (0x1)
1129 #define RT5670_HP_CB_SFT 0
1130 #define RT5670_HP_CB_PD (0x0)
1131 #define RT5670_HP_CB_PU (0x1)
1132
1133
1134 #define RT5670_DEPOP_MASK (0x1 << 13)
1135 #define RT5670_DEPOP_SFT 13
1136 #define RT5670_DEPOP_AUTO (0x0 << 13)
1137 #define RT5670_DEPOP_MAN (0x1 << 13)
1138 #define RT5670_RAMP_MASK (0x1 << 12)
1139 #define RT5670_RAMP_SFT 12
1140 #define RT5670_RAMP_DIS (0x0 << 12)
1141 #define RT5670_RAMP_EN (0x1 << 12)
1142 #define RT5670_BPS_MASK (0x1 << 11)
1143 #define RT5670_BPS_SFT 11
1144 #define RT5670_BPS_DIS (0x0 << 11)
1145 #define RT5670_BPS_EN (0x1 << 11)
1146 #define RT5670_FAST_UPDN_MASK (0x1 << 10)
1147 #define RT5670_FAST_UPDN_SFT 10
1148 #define RT5670_FAST_UPDN_DIS (0x0 << 10)
1149 #define RT5670_FAST_UPDN_EN (0x1 << 10)
1150 #define RT5670_MRES_MASK (0x3 << 8)
1151 #define RT5670_MRES_SFT 8
1152 #define RT5670_MRES_15MO (0x0 << 8)
1153 #define RT5670_MRES_25MO (0x1 << 8)
1154 #define RT5670_MRES_35MO (0x2 << 8)
1155 #define RT5670_MRES_45MO (0x3 << 8)
1156 #define RT5670_VLO_MASK (0x1 << 7)
1157 #define RT5670_VLO_SFT 7
1158 #define RT5670_VLO_3V (0x0 << 7)
1159 #define RT5670_VLO_32V (0x1 << 7)
1160 #define RT5670_DIG_DP_MASK (0x1 << 6)
1161 #define RT5670_DIG_DP_SFT 6
1162 #define RT5670_DIG_DP_DIS (0x0 << 6)
1163 #define RT5670_DIG_DP_EN (0x1 << 6)
1164 #define RT5670_DP_TH_MASK (0x3 << 4)
1165 #define RT5670_DP_TH_SFT 4
1166
1167
1168 #define RT5670_CP_SYS_MASK (0x7 << 12)
1169 #define RT5670_CP_SYS_SFT 12
1170 #define RT5670_CP_FQ1_MASK (0x7 << 8)
1171 #define RT5670_CP_FQ1_SFT 8
1172 #define RT5670_CP_FQ2_MASK (0x7 << 4)
1173 #define RT5670_CP_FQ2_SFT 4
1174 #define RT5670_CP_FQ3_MASK (0x7)
1175 #define RT5670_CP_FQ3_SFT 0
1176 #define RT5670_CP_FQ_1_5_KHZ 0
1177 #define RT5670_CP_FQ_3_KHZ 1
1178 #define RT5670_CP_FQ_6_KHZ 2
1179 #define RT5670_CP_FQ_12_KHZ 3
1180 #define RT5670_CP_FQ_24_KHZ 4
1181 #define RT5670_CP_FQ_48_KHZ 5
1182 #define RT5670_CP_FQ_96_KHZ 6
1183 #define RT5670_CP_FQ_192_KHZ 7
1184
1185
1186 #define RT5670_OSW_L_MASK (0x1 << 11)
1187 #define RT5670_OSW_L_SFT 11
1188 #define RT5670_OSW_L_DIS (0x0 << 11)
1189 #define RT5670_OSW_L_EN (0x1 << 11)
1190 #define RT5670_OSW_R_MASK (0x1 << 10)
1191 #define RT5670_OSW_R_SFT 10
1192 #define RT5670_OSW_R_DIS (0x0 << 10)
1193 #define RT5670_OSW_R_EN (0x1 << 10)
1194 #define RT5670_PM_HP_MASK (0x3 << 8)
1195 #define RT5670_PM_HP_SFT 8
1196 #define RT5670_PM_HP_LV (0x0 << 8)
1197 #define RT5670_PM_HP_MV (0x1 << 8)
1198 #define RT5670_PM_HP_HV (0x2 << 8)
1199 #define RT5670_IB_HP_MASK (0x3 << 6)
1200 #define RT5670_IB_HP_SFT 6
1201 #define RT5670_IB_HP_125IL (0x0 << 6)
1202 #define RT5670_IB_HP_25IL (0x1 << 6)
1203 #define RT5670_IB_HP_5IL (0x2 << 6)
1204 #define RT5670_IB_HP_1IL (0x3 << 6)
1205
1206
1207 #define RT5670_PVDD_DET_MASK (0x1 << 15)
1208 #define RT5670_PVDD_DET_SFT 15
1209 #define RT5670_PVDD_DET_DIS (0x0 << 15)
1210 #define RT5670_PVDD_DET_EN (0x1 << 15)
1211 #define RT5670_SPK_AG_MASK (0x1 << 14)
1212 #define RT5670_SPK_AG_SFT 14
1213 #define RT5670_SPK_AG_DIS (0x0 << 14)
1214 #define RT5670_SPK_AG_EN (0x1 << 14)
1215
1216
1217 #define RT5670_MIC1_BS_MASK (0x1 << 15)
1218 #define RT5670_MIC1_BS_SFT 15
1219 #define RT5670_MIC1_BS_9AV (0x0 << 15)
1220 #define RT5670_MIC1_BS_75AV (0x1 << 15)
1221 #define RT5670_MIC2_BS_MASK (0x1 << 14)
1222 #define RT5670_MIC2_BS_SFT 14
1223 #define RT5670_MIC2_BS_9AV (0x0 << 14)
1224 #define RT5670_MIC2_BS_75AV (0x1 << 14)
1225 #define RT5670_MIC1_CLK_MASK (0x1 << 13)
1226 #define RT5670_MIC1_CLK_SFT 13
1227 #define RT5670_MIC1_CLK_DIS (0x0 << 13)
1228 #define RT5670_MIC1_CLK_EN (0x1 << 13)
1229 #define RT5670_MIC2_CLK_MASK (0x1 << 12)
1230 #define RT5670_MIC2_CLK_SFT 12
1231 #define RT5670_MIC2_CLK_DIS (0x0 << 12)
1232 #define RT5670_MIC2_CLK_EN (0x1 << 12)
1233 #define RT5670_MIC1_OVCD_MASK (0x1 << 11)
1234 #define RT5670_MIC1_OVCD_SFT 11
1235 #define RT5670_MIC1_OVCD_DIS (0x0 << 11)
1236 #define RT5670_MIC1_OVCD_EN (0x1 << 11)
1237 #define RT5670_MIC1_OVTH_MASK (0x3 << 9)
1238 #define RT5670_MIC1_OVTH_SFT 9
1239 #define RT5670_MIC1_OVTH_600UA (0x0 << 9)
1240 #define RT5670_MIC1_OVTH_1500UA (0x1 << 9)
1241 #define RT5670_MIC1_OVTH_2000UA (0x2 << 9)
1242 #define RT5670_MIC2_OVCD_MASK (0x1 << 8)
1243 #define RT5670_MIC2_OVCD_SFT 8
1244 #define RT5670_MIC2_OVCD_DIS (0x0 << 8)
1245 #define RT5670_MIC2_OVCD_EN (0x1 << 8)
1246 #define RT5670_MIC2_OVTH_MASK (0x3 << 6)
1247 #define RT5670_MIC2_OVTH_SFT 6
1248 #define RT5670_MIC2_OVTH_600UA (0x0 << 6)
1249 #define RT5670_MIC2_OVTH_1500UA (0x1 << 6)
1250 #define RT5670_MIC2_OVTH_2000UA (0x2 << 6)
1251 #define RT5670_PWR_MB_MASK (0x1 << 5)
1252 #define RT5670_PWR_MB_SFT 5
1253 #define RT5670_PWR_MB_PD (0x0 << 5)
1254 #define RT5670_PWR_MB_PU (0x1 << 5)
1255 #define RT5670_PWR_CLK25M_MASK (0x1 << 4)
1256 #define RT5670_PWR_CLK25M_SFT 4
1257 #define RT5670_PWR_CLK25M_PD (0x0 << 4)
1258 #define RT5670_PWR_CLK25M_PU (0x1 << 4)
1259
1260
1261 #define RT5670_JD1_MODE_MASK (0x3 << 0)
1262 #define RT5670_JD1_MODE_0 (0x0 << 0)
1263 #define RT5670_JD1_MODE_1 (0x1 << 0)
1264 #define RT5670_JD1_MODE_2 (0x2 << 0)
1265
1266
1267 #define RT5670_VAD_SEL_MASK (0x3 << 8)
1268 #define RT5670_VAD_SEL_SFT 8
1269
1270
1271 #define RT5670_EQ_SRC_MASK (0x1 << 15)
1272 #define RT5670_EQ_SRC_SFT 15
1273 #define RT5670_EQ_SRC_DAC (0x0 << 15)
1274 #define RT5670_EQ_SRC_ADC (0x1 << 15)
1275 #define RT5670_EQ_UPD (0x1 << 14)
1276 #define RT5670_EQ_UPD_BIT 14
1277 #define RT5670_EQ_CD_MASK (0x1 << 13)
1278 #define RT5670_EQ_CD_SFT 13
1279 #define RT5670_EQ_CD_DIS (0x0 << 13)
1280 #define RT5670_EQ_CD_EN (0x1 << 13)
1281 #define RT5670_EQ_DITH_MASK (0x3 << 8)
1282 #define RT5670_EQ_DITH_SFT 8
1283 #define RT5670_EQ_DITH_NOR (0x0 << 8)
1284 #define RT5670_EQ_DITH_LSB (0x1 << 8)
1285 #define RT5670_EQ_DITH_LSB_1 (0x2 << 8)
1286 #define RT5670_EQ_DITH_LSB_2 (0x3 << 8)
1287
1288
1289 #define RT5670_EQ_HPF1_M_MASK (0x1 << 8)
1290 #define RT5670_EQ_HPF1_M_SFT 8
1291 #define RT5670_EQ_HPF1_M_HI (0x0 << 8)
1292 #define RT5670_EQ_HPF1_M_1ST (0x1 << 8)
1293 #define RT5670_EQ_LPF1_M_MASK (0x1 << 7)
1294 #define RT5670_EQ_LPF1_M_SFT 7
1295 #define RT5670_EQ_LPF1_M_LO (0x0 << 7)
1296 #define RT5670_EQ_LPF1_M_1ST (0x1 << 7)
1297 #define RT5670_EQ_HPF2_MASK (0x1 << 6)
1298 #define RT5670_EQ_HPF2_SFT 6
1299 #define RT5670_EQ_HPF2_DIS (0x0 << 6)
1300 #define RT5670_EQ_HPF2_EN (0x1 << 6)
1301 #define RT5670_EQ_HPF1_MASK (0x1 << 5)
1302 #define RT5670_EQ_HPF1_SFT 5
1303 #define RT5670_EQ_HPF1_DIS (0x0 << 5)
1304 #define RT5670_EQ_HPF1_EN (0x1 << 5)
1305 #define RT5670_EQ_BPF4_MASK (0x1 << 4)
1306 #define RT5670_EQ_BPF4_SFT 4
1307 #define RT5670_EQ_BPF4_DIS (0x0 << 4)
1308 #define RT5670_EQ_BPF4_EN (0x1 << 4)
1309 #define RT5670_EQ_BPF3_MASK (0x1 << 3)
1310 #define RT5670_EQ_BPF3_SFT 3
1311 #define RT5670_EQ_BPF3_DIS (0x0 << 3)
1312 #define RT5670_EQ_BPF3_EN (0x1 << 3)
1313 #define RT5670_EQ_BPF2_MASK (0x1 << 2)
1314 #define RT5670_EQ_BPF2_SFT 2
1315 #define RT5670_EQ_BPF2_DIS (0x0 << 2)
1316 #define RT5670_EQ_BPF2_EN (0x1 << 2)
1317 #define RT5670_EQ_BPF1_MASK (0x1 << 1)
1318 #define RT5670_EQ_BPF1_SFT 1
1319 #define RT5670_EQ_BPF1_DIS (0x0 << 1)
1320 #define RT5670_EQ_BPF1_EN (0x1 << 1)
1321 #define RT5670_EQ_LPF_MASK (0x1)
1322 #define RT5670_EQ_LPF_SFT 0
1323 #define RT5670_EQ_LPF_DIS (0x0)
1324 #define RT5670_EQ_LPF_EN (0x1)
1325 #define RT5670_EQ_CTRL_MASK (0x7f)
1326
1327
1328 #define RT5670_MT_MASK (0x1 << 15)
1329 #define RT5670_MT_SFT 15
1330 #define RT5670_MT_DIS (0x0 << 15)
1331 #define RT5670_MT_EN (0x1 << 15)
1332
1333
1334 #define RT5670_DRC_AGC_P_MASK (0x1 << 15)
1335 #define RT5670_DRC_AGC_P_SFT 15
1336 #define RT5670_DRC_AGC_P_DAC (0x0 << 15)
1337 #define RT5670_DRC_AGC_P_ADC (0x1 << 15)
1338 #define RT5670_DRC_AGC_MASK (0x1 << 14)
1339 #define RT5670_DRC_AGC_SFT 14
1340 #define RT5670_DRC_AGC_DIS (0x0 << 14)
1341 #define RT5670_DRC_AGC_EN (0x1 << 14)
1342 #define RT5670_DRC_AGC_UPD (0x1 << 13)
1343 #define RT5670_DRC_AGC_UPD_BIT 13
1344 #define RT5670_DRC_AGC_AR_MASK (0x1f << 8)
1345 #define RT5670_DRC_AGC_AR_SFT 8
1346 #define RT5670_DRC_AGC_R_MASK (0x7 << 5)
1347 #define RT5670_DRC_AGC_R_SFT 5
1348 #define RT5670_DRC_AGC_R_48K (0x1 << 5)
1349 #define RT5670_DRC_AGC_R_96K (0x2 << 5)
1350 #define RT5670_DRC_AGC_R_192K (0x3 << 5)
1351 #define RT5670_DRC_AGC_R_441K (0x5 << 5)
1352 #define RT5670_DRC_AGC_R_882K (0x6 << 5)
1353 #define RT5670_DRC_AGC_R_1764K (0x7 << 5)
1354 #define RT5670_DRC_AGC_RC_MASK (0x1f)
1355 #define RT5670_DRC_AGC_RC_SFT 0
1356
1357
1358 #define RT5670_DRC_AGC_POB_MASK (0x3f << 8)
1359 #define RT5670_DRC_AGC_POB_SFT 8
1360 #define RT5670_DRC_AGC_CP_MASK (0x1 << 7)
1361 #define RT5670_DRC_AGC_CP_SFT 7
1362 #define RT5670_DRC_AGC_CP_DIS (0x0 << 7)
1363 #define RT5670_DRC_AGC_CP_EN (0x1 << 7)
1364 #define RT5670_DRC_AGC_CPR_MASK (0x3 << 5)
1365 #define RT5670_DRC_AGC_CPR_SFT 5
1366 #define RT5670_DRC_AGC_CPR_1_1 (0x0 << 5)
1367 #define RT5670_DRC_AGC_CPR_1_2 (0x1 << 5)
1368 #define RT5670_DRC_AGC_CPR_1_3 (0x2 << 5)
1369 #define RT5670_DRC_AGC_CPR_1_4 (0x3 << 5)
1370 #define RT5670_DRC_AGC_PRB_MASK (0x1f)
1371 #define RT5670_DRC_AGC_PRB_SFT 0
1372
1373
1374 #define RT5670_DRC_AGC_NGB_MASK (0xf << 12)
1375 #define RT5670_DRC_AGC_NGB_SFT 12
1376 #define RT5670_DRC_AGC_TAR_MASK (0x1f << 7)
1377 #define RT5670_DRC_AGC_TAR_SFT 7
1378 #define RT5670_DRC_AGC_NG_MASK (0x1 << 6)
1379 #define RT5670_DRC_AGC_NG_SFT 6
1380 #define RT5670_DRC_AGC_NG_DIS (0x0 << 6)
1381 #define RT5670_DRC_AGC_NG_EN (0x1 << 6)
1382 #define RT5670_DRC_AGC_NGH_MASK (0x1 << 5)
1383 #define RT5670_DRC_AGC_NGH_SFT 5
1384 #define RT5670_DRC_AGC_NGH_DIS (0x0 << 5)
1385 #define RT5670_DRC_AGC_NGH_EN (0x1 << 5)
1386 #define RT5670_DRC_AGC_NGT_MASK (0x1f)
1387 #define RT5670_DRC_AGC_NGT_SFT 0
1388
1389
1390 #define RT5670_JD_MASK (0x7 << 13)
1391 #define RT5670_JD_SFT 13
1392 #define RT5670_JD_DIS (0x0 << 13)
1393 #define RT5670_JD_GPIO1 (0x1 << 13)
1394 #define RT5670_JD_JD1_IN4P (0x2 << 13)
1395 #define RT5670_JD_JD2_IN4N (0x3 << 13)
1396 #define RT5670_JD_GPIO2 (0x4 << 13)
1397 #define RT5670_JD_GPIO3 (0x5 << 13)
1398 #define RT5670_JD_GPIO4 (0x6 << 13)
1399 #define RT5670_JD_HP_MASK (0x1 << 11)
1400 #define RT5670_JD_HP_SFT 11
1401 #define RT5670_JD_HP_DIS (0x0 << 11)
1402 #define RT5670_JD_HP_EN (0x1 << 11)
1403 #define RT5670_JD_HP_TRG_MASK (0x1 << 10)
1404 #define RT5670_JD_HP_TRG_SFT 10
1405 #define RT5670_JD_HP_TRG_LO (0x0 << 10)
1406 #define RT5670_JD_HP_TRG_HI (0x1 << 10)
1407 #define RT5670_JD_SPL_MASK (0x1 << 9)
1408 #define RT5670_JD_SPL_SFT 9
1409 #define RT5670_JD_SPL_DIS (0x0 << 9)
1410 #define RT5670_JD_SPL_EN (0x1 << 9)
1411 #define RT5670_JD_SPL_TRG_MASK (0x1 << 8)
1412 #define RT5670_JD_SPL_TRG_SFT 8
1413 #define RT5670_JD_SPL_TRG_LO (0x0 << 8)
1414 #define RT5670_JD_SPL_TRG_HI (0x1 << 8)
1415 #define RT5670_JD_SPR_MASK (0x1 << 7)
1416 #define RT5670_JD_SPR_SFT 7
1417 #define RT5670_JD_SPR_DIS (0x0 << 7)
1418 #define RT5670_JD_SPR_EN (0x1 << 7)
1419 #define RT5670_JD_SPR_TRG_MASK (0x1 << 6)
1420 #define RT5670_JD_SPR_TRG_SFT 6
1421 #define RT5670_JD_SPR_TRG_LO (0x0 << 6)
1422 #define RT5670_JD_SPR_TRG_HI (0x1 << 6)
1423 #define RT5670_JD_MO_MASK (0x1 << 5)
1424 #define RT5670_JD_MO_SFT 5
1425 #define RT5670_JD_MO_DIS (0x0 << 5)
1426 #define RT5670_JD_MO_EN (0x1 << 5)
1427 #define RT5670_JD_MO_TRG_MASK (0x1 << 4)
1428 #define RT5670_JD_MO_TRG_SFT 4
1429 #define RT5670_JD_MO_TRG_LO (0x0 << 4)
1430 #define RT5670_JD_MO_TRG_HI (0x1 << 4)
1431 #define RT5670_JD_LO_MASK (0x1 << 3)
1432 #define RT5670_JD_LO_SFT 3
1433 #define RT5670_JD_LO_DIS (0x0 << 3)
1434 #define RT5670_JD_LO_EN (0x1 << 3)
1435 #define RT5670_JD_LO_TRG_MASK (0x1 << 2)
1436 #define RT5670_JD_LO_TRG_SFT 2
1437 #define RT5670_JD_LO_TRG_LO (0x0 << 2)
1438 #define RT5670_JD_LO_TRG_HI (0x1 << 2)
1439 #define RT5670_JD1_IN4P_MASK (0x1 << 1)
1440 #define RT5670_JD1_IN4P_SFT 1
1441 #define RT5670_JD1_IN4P_DIS (0x0 << 1)
1442 #define RT5670_JD1_IN4P_EN (0x1 << 1)
1443 #define RT5670_JD2_IN4N_MASK (0x1)
1444 #define RT5670_JD2_IN4N_SFT 0
1445 #define RT5670_JD2_IN4N_DIS (0x0)
1446 #define RT5670_JD2_IN4N_EN (0x1)
1447
1448
1449 #define RT5670_IRQ_JD_MASK (0x1 << 15)
1450 #define RT5670_IRQ_JD_SFT 15
1451 #define RT5670_IRQ_JD_BP (0x0 << 15)
1452 #define RT5670_IRQ_JD_NOR (0x1 << 15)
1453 #define RT5670_IRQ_OT_MASK (0x1 << 14)
1454 #define RT5670_IRQ_OT_SFT 14
1455 #define RT5670_IRQ_OT_BP (0x0 << 14)
1456 #define RT5670_IRQ_OT_NOR (0x1 << 14)
1457 #define RT5670_JD_STKY_MASK (0x1 << 13)
1458 #define RT5670_JD_STKY_SFT 13
1459 #define RT5670_JD_STKY_DIS (0x0 << 13)
1460 #define RT5670_JD_STKY_EN (0x1 << 13)
1461 #define RT5670_OT_STKY_MASK (0x1 << 12)
1462 #define RT5670_OT_STKY_SFT 12
1463 #define RT5670_OT_STKY_DIS (0x0 << 12)
1464 #define RT5670_OT_STKY_EN (0x1 << 12)
1465 #define RT5670_JD_P_MASK (0x1 << 11)
1466 #define RT5670_JD_P_SFT 11
1467 #define RT5670_JD_P_NOR (0x0 << 11)
1468 #define RT5670_JD_P_INV (0x1 << 11)
1469 #define RT5670_OT_P_MASK (0x1 << 10)
1470 #define RT5670_OT_P_SFT 10
1471 #define RT5670_OT_P_NOR (0x0 << 10)
1472 #define RT5670_OT_P_INV (0x1 << 10)
1473 #define RT5670_JD1_1_EN_MASK (0x1 << 9)
1474 #define RT5670_JD1_1_EN_SFT 9
1475 #define RT5670_JD1_1_DIS (0x0 << 9)
1476 #define RT5670_JD1_1_EN (0x1 << 9)
1477
1478
1479 #define RT5670_IRQ_MB1_OC_MASK (0x1 << 15)
1480 #define RT5670_IRQ_MB1_OC_SFT 15
1481 #define RT5670_IRQ_MB1_OC_BP (0x0 << 15)
1482 #define RT5670_IRQ_MB1_OC_NOR (0x1 << 15)
1483 #define RT5670_IRQ_MB2_OC_MASK (0x1 << 14)
1484 #define RT5670_IRQ_MB2_OC_SFT 14
1485 #define RT5670_IRQ_MB2_OC_BP (0x0 << 14)
1486 #define RT5670_IRQ_MB2_OC_NOR (0x1 << 14)
1487 #define RT5670_MB1_OC_STKY_MASK (0x1 << 11)
1488 #define RT5670_MB1_OC_STKY_SFT 11
1489 #define RT5670_MB1_OC_STKY_DIS (0x0 << 11)
1490 #define RT5670_MB1_OC_STKY_EN (0x1 << 11)
1491 #define RT5670_MB2_OC_STKY_MASK (0x1 << 10)
1492 #define RT5670_MB2_OC_STKY_SFT 10
1493 #define RT5670_MB2_OC_STKY_DIS (0x0 << 10)
1494 #define RT5670_MB2_OC_STKY_EN (0x1 << 10)
1495 #define RT5670_MB1_OC_P_MASK (0x1 << 7)
1496 #define RT5670_MB1_OC_P_SFT 7
1497 #define RT5670_MB1_OC_P_NOR (0x0 << 7)
1498 #define RT5670_MB1_OC_P_INV (0x1 << 7)
1499 #define RT5670_MB2_OC_P_MASK (0x1 << 6)
1500 #define RT5670_MB2_OC_P_SFT 6
1501 #define RT5670_MB2_OC_P_NOR (0x0 << 6)
1502 #define RT5670_MB2_OC_P_INV (0x1 << 6)
1503 #define RT5670_MB1_OC_CLR (0x1 << 3)
1504 #define RT5670_MB1_OC_CLR_SFT 3
1505 #define RT5670_MB2_OC_CLR (0x1 << 2)
1506 #define RT5670_MB2_OC_CLR_SFT 2
1507
1508
1509 #define RT5670_GP1_PIN_MASK (0x1 << 15)
1510 #define RT5670_GP1_PIN_SFT 15
1511 #define RT5670_GP1_PIN_GPIO1 (0x0 << 15)
1512 #define RT5670_GP1_PIN_IRQ (0x1 << 15)
1513 #define RT5670_GP2_PIN_MASK (0x1 << 14)
1514 #define RT5670_GP2_PIN_SFT 14
1515 #define RT5670_GP2_PIN_GPIO2 (0x0 << 14)
1516 #define RT5670_GP2_PIN_DMIC1_SCL (0x1 << 14)
1517 #define RT5670_GP3_PIN_MASK (0x3 << 12)
1518 #define RT5670_GP3_PIN_SFT 12
1519 #define RT5670_GP3_PIN_GPIO3 (0x0 << 12)
1520 #define RT5670_GP3_PIN_DMIC1_SDA (0x1 << 12)
1521 #define RT5670_GP3_PIN_IRQ (0x2 << 12)
1522 #define RT5670_GP4_PIN_MASK (0x1 << 11)
1523 #define RT5670_GP4_PIN_SFT 11
1524 #define RT5670_GP4_PIN_GPIO4 (0x0 << 11)
1525 #define RT5670_GP4_PIN_DMIC2_SDA (0x1 << 11)
1526 #define RT5670_DP_SIG_MASK (0x1 << 10)
1527 #define RT5670_DP_SIG_SFT 10
1528 #define RT5670_DP_SIG_TEST (0x0 << 10)
1529 #define RT5670_DP_SIG_AP (0x1 << 10)
1530 #define RT5670_GPIO_M_MASK (0x1 << 9)
1531 #define RT5670_GPIO_M_SFT 9
1532 #define RT5670_GPIO_M_FLT (0x0 << 9)
1533 #define RT5670_GPIO_M_PH (0x1 << 9)
1534 #define RT5670_I2S2_PIN_MASK (0x1 << 8)
1535 #define RT5670_I2S2_PIN_SFT 8
1536 #define RT5670_I2S2_PIN_I2S (0x0 << 8)
1537 #define RT5670_I2S2_PIN_GPIO (0x1 << 8)
1538 #define RT5670_GP5_PIN_MASK (0x1 << 7)
1539 #define RT5670_GP5_PIN_SFT 7
1540 #define RT5670_GP5_PIN_GPIO5 (0x0 << 7)
1541 #define RT5670_GP5_PIN_DMIC3_SDA (0x1 << 7)
1542 #define RT5670_GP6_PIN_MASK (0x1 << 6)
1543 #define RT5670_GP6_PIN_SFT 6
1544 #define RT5670_GP6_PIN_GPIO6 (0x0 << 6)
1545 #define RT5670_GP6_PIN_DMIC1_SDA (0x1 << 6)
1546 #define RT5670_GP7_PIN_MASK (0x3 << 4)
1547 #define RT5670_GP7_PIN_SFT 4
1548 #define RT5670_GP7_PIN_GPIO7 (0x0 << 4)
1549 #define RT5670_GP7_PIN_DMIC1_SDA (0x1 << 4)
1550 #define RT5670_GP7_PIN_PDM_SCL2 (0x2 << 4)
1551 #define RT5670_GP8_PIN_MASK (0x1 << 3)
1552 #define RT5670_GP8_PIN_SFT 3
1553 #define RT5670_GP8_PIN_GPIO8 (0x0 << 3)
1554 #define RT5670_GP8_PIN_DMIC2_SDA (0x1 << 3)
1555 #define RT5670_GP9_PIN_MASK (0x1 << 2)
1556 #define RT5670_GP9_PIN_SFT 2
1557 #define RT5670_GP9_PIN_GPIO9 (0x0 << 2)
1558 #define RT5670_GP9_PIN_DMIC3_SDA (0x1 << 2)
1559 #define RT5670_GP10_PIN_MASK (0x3)
1560 #define RT5670_GP10_PIN_SFT 0
1561 #define RT5670_GP10_PIN_GPIO9 (0x0)
1562 #define RT5670_GP10_PIN_DMIC3_SDA (0x1)
1563 #define RT5670_GP10_PIN_PDM_ADT2 (0x2)
1564
1565
1566 #define RT5670_GP4_PF_MASK (0x1 << 11)
1567 #define RT5670_GP4_PF_SFT 11
1568 #define RT5670_GP4_PF_IN (0x0 << 11)
1569 #define RT5670_GP4_PF_OUT (0x1 << 11)
1570 #define RT5670_GP4_OUT_MASK (0x1 << 10)
1571 #define RT5670_GP4_OUT_SFT 10
1572 #define RT5670_GP4_OUT_LO (0x0 << 10)
1573 #define RT5670_GP4_OUT_HI (0x1 << 10)
1574 #define RT5670_GP4_P_MASK (0x1 << 9)
1575 #define RT5670_GP4_P_SFT 9
1576 #define RT5670_GP4_P_NOR (0x0 << 9)
1577 #define RT5670_GP4_P_INV (0x1 << 9)
1578 #define RT5670_GP3_PF_MASK (0x1 << 8)
1579 #define RT5670_GP3_PF_SFT 8
1580 #define RT5670_GP3_PF_IN (0x0 << 8)
1581 #define RT5670_GP3_PF_OUT (0x1 << 8)
1582 #define RT5670_GP3_OUT_MASK (0x1 << 7)
1583 #define RT5670_GP3_OUT_SFT 7
1584 #define RT5670_GP3_OUT_LO (0x0 << 7)
1585 #define RT5670_GP3_OUT_HI (0x1 << 7)
1586 #define RT5670_GP3_P_MASK (0x1 << 6)
1587 #define RT5670_GP3_P_SFT 6
1588 #define RT5670_GP3_P_NOR (0x0 << 6)
1589 #define RT5670_GP3_P_INV (0x1 << 6)
1590 #define RT5670_GP2_PF_MASK (0x1 << 5)
1591 #define RT5670_GP2_PF_SFT 5
1592 #define RT5670_GP2_PF_IN (0x0 << 5)
1593 #define RT5670_GP2_PF_OUT (0x1 << 5)
1594 #define RT5670_GP2_OUT_MASK (0x1 << 4)
1595 #define RT5670_GP2_OUT_SFT 4
1596 #define RT5670_GP2_OUT_LO (0x0 << 4)
1597 #define RT5670_GP2_OUT_HI (0x1 << 4)
1598 #define RT5670_GP2_P_MASK (0x1 << 3)
1599 #define RT5670_GP2_P_SFT 3
1600 #define RT5670_GP2_P_NOR (0x0 << 3)
1601 #define RT5670_GP2_P_INV (0x1 << 3)
1602 #define RT5670_GP1_PF_MASK (0x1 << 2)
1603 #define RT5670_GP1_PF_SFT 2
1604 #define RT5670_GP1_PF_IN (0x0 << 2)
1605 #define RT5670_GP1_PF_OUT (0x1 << 2)
1606 #define RT5670_GP1_OUT_MASK (0x1 << 1)
1607 #define RT5670_GP1_OUT_SFT 1
1608 #define RT5670_GP1_OUT_LO (0x0 << 1)
1609 #define RT5670_GP1_OUT_HI (0x1 << 1)
1610 #define RT5670_GP1_P_MASK (0x1)
1611 #define RT5670_GP1_P_SFT 0
1612 #define RT5670_GP1_P_NOR (0x0)
1613 #define RT5670_GP1_P_INV (0x1)
1614
1615
1616 #define RT5670_SCB_KEY_MASK (0xff)
1617 #define RT5670_SCB_KEY_SFT 0
1618
1619
1620 #define RT5670_SCB_SWAP_MASK (0x1 << 15)
1621 #define RT5670_SCB_SWAP_SFT 15
1622 #define RT5670_SCB_SWAP_DIS (0x0 << 15)
1623 #define RT5670_SCB_SWAP_EN (0x1 << 15)
1624 #define RT5670_SCB_MASK (0x1 << 14)
1625 #define RT5670_SCB_SFT 14
1626 #define RT5670_SCB_DIS (0x0 << 14)
1627 #define RT5670_SCB_EN (0x1 << 14)
1628
1629
1630 #define RT5670_BB_MASK (0x1 << 15)
1631 #define RT5670_BB_SFT 15
1632 #define RT5670_BB_DIS (0x0 << 15)
1633 #define RT5670_BB_EN (0x1 << 15)
1634 #define RT5670_BB_CT_MASK (0x7 << 12)
1635 #define RT5670_BB_CT_SFT 12
1636 #define RT5670_BB_CT_A (0x0 << 12)
1637 #define RT5670_BB_CT_B (0x1 << 12)
1638 #define RT5670_BB_CT_C (0x2 << 12)
1639 #define RT5670_BB_CT_D (0x3 << 12)
1640 #define RT5670_M_BB_L_MASK (0x1 << 9)
1641 #define RT5670_M_BB_L_SFT 9
1642 #define RT5670_M_BB_R_MASK (0x1 << 8)
1643 #define RT5670_M_BB_R_SFT 8
1644 #define RT5670_M_BB_HPF_L_MASK (0x1 << 7)
1645 #define RT5670_M_BB_HPF_L_SFT 7
1646 #define RT5670_M_BB_HPF_R_MASK (0x1 << 6)
1647 #define RT5670_M_BB_HPF_R_SFT 6
1648 #define RT5670_G_BB_BST_MASK (0x3f)
1649 #define RT5670_G_BB_BST_SFT 0
1650
1651
1652 #define RT5670_M_MP3_L_MASK (0x1 << 15)
1653 #define RT5670_M_MP3_L_SFT 15
1654 #define RT5670_M_MP3_R_MASK (0x1 << 14)
1655 #define RT5670_M_MP3_R_SFT 14
1656 #define RT5670_M_MP3_MASK (0x1 << 13)
1657 #define RT5670_M_MP3_SFT 13
1658 #define RT5670_M_MP3_DIS (0x0 << 13)
1659 #define RT5670_M_MP3_EN (0x1 << 13)
1660 #define RT5670_EG_MP3_MASK (0x1f << 8)
1661 #define RT5670_EG_MP3_SFT 8
1662 #define RT5670_MP3_HLP_MASK (0x1 << 7)
1663 #define RT5670_MP3_HLP_SFT 7
1664 #define RT5670_MP3_HLP_DIS (0x0 << 7)
1665 #define RT5670_MP3_HLP_EN (0x1 << 7)
1666 #define RT5670_M_MP3_ORG_L_MASK (0x1 << 6)
1667 #define RT5670_M_MP3_ORG_L_SFT 6
1668 #define RT5670_M_MP3_ORG_R_MASK (0x1 << 5)
1669 #define RT5670_M_MP3_ORG_R_SFT 5
1670
1671
1672 #define RT5670_MP3_WT_MASK (0x1 << 13)
1673 #define RT5670_MP3_WT_SFT 13
1674 #define RT5670_MP3_WT_1_4 (0x0 << 13)
1675 #define RT5670_MP3_WT_1_2 (0x1 << 13)
1676 #define RT5670_OG_MP3_MASK (0x1f << 8)
1677 #define RT5670_OG_MP3_SFT 8
1678 #define RT5670_HG_MP3_MASK (0x3f)
1679 #define RT5670_HG_MP3_SFT 0
1680
1681
1682 #define RT5670_3D_CF_MASK (0x1 << 15)
1683 #define RT5670_3D_CF_SFT 15
1684 #define RT5670_3D_CF_DIS (0x0 << 15)
1685 #define RT5670_3D_CF_EN (0x1 << 15)
1686 #define RT5670_3D_HP_MASK (0x1 << 14)
1687 #define RT5670_3D_HP_SFT 14
1688 #define RT5670_3D_HP_DIS (0x0 << 14)
1689 #define RT5670_3D_HP_EN (0x1 << 14)
1690 #define RT5670_3D_BT_MASK (0x1 << 13)
1691 #define RT5670_3D_BT_SFT 13
1692 #define RT5670_3D_BT_DIS (0x0 << 13)
1693 #define RT5670_3D_BT_EN (0x1 << 13)
1694 #define RT5670_3D_1F_MIX_MASK (0x3 << 11)
1695 #define RT5670_3D_1F_MIX_SFT 11
1696 #define RT5670_3D_HP_M_MASK (0x1 << 10)
1697 #define RT5670_3D_HP_M_SFT 10
1698 #define RT5670_3D_HP_M_SUR (0x0 << 10)
1699 #define RT5670_3D_HP_M_FRO (0x1 << 10)
1700 #define RT5670_M_3D_HRTF_MASK (0x1 << 9)
1701 #define RT5670_M_3D_HRTF_SFT 9
1702 #define RT5670_M_3D_D2H_MASK (0x1 << 8)
1703 #define RT5670_M_3D_D2H_SFT 8
1704 #define RT5670_M_3D_D2R_MASK (0x1 << 7)
1705 #define RT5670_M_3D_D2R_SFT 7
1706 #define RT5670_M_3D_REVB_MASK (0x1 << 6)
1707 #define RT5670_M_3D_REVB_SFT 6
1708
1709
1710 #define RT5670_2ND_HPF_MASK (0x1 << 15)
1711 #define RT5670_2ND_HPF_SFT 15
1712 #define RT5670_2ND_HPF_DIS (0x0 << 15)
1713 #define RT5670_2ND_HPF_EN (0x1 << 15)
1714 #define RT5670_HPF_CF_L_MASK (0x7 << 12)
1715 #define RT5670_HPF_CF_L_SFT 12
1716 #define RT5670_1ST_HPF_MASK (0x1 << 11)
1717 #define RT5670_1ST_HPF_SFT 11
1718 #define RT5670_1ST_HPF_DIS (0x0 << 11)
1719 #define RT5670_1ST_HPF_EN (0x1 << 11)
1720 #define RT5670_HPF_CF_R_MASK (0x7 << 8)
1721 #define RT5670_HPF_CF_R_SFT 8
1722 #define RT5670_ZD_T_MASK (0x3 << 6)
1723 #define RT5670_ZD_T_SFT 6
1724 #define RT5670_ZD_F_MASK (0x3 << 4)
1725 #define RT5670_ZD_F_SFT 4
1726 #define RT5670_ZD_F_IM (0x0 << 4)
1727 #define RT5670_ZD_F_ZC_IM (0x1 << 4)
1728 #define RT5670_ZD_F_ZC_IOD (0x2 << 4)
1729 #define RT5670_ZD_F_UN (0x3 << 4)
1730
1731
1732 #define RT5670_SI_DAC_MASK (0x1 << 11)
1733 #define RT5670_SI_DAC_SFT 11
1734 #define RT5670_SI_DAC_AUTO (0x0 << 11)
1735 #define RT5670_SI_DAC_TEST (0x1 << 11)
1736 #define RT5670_DC_CAL_M_MASK (0x1 << 10)
1737 #define RT5670_DC_CAL_M_SFT 10
1738 #define RT5670_DC_CAL_M_CAL (0x0 << 10)
1739 #define RT5670_DC_CAL_M_NOR (0x1 << 10)
1740 #define RT5670_DC_CAL_MASK (0x1 << 9)
1741 #define RT5670_DC_CAL_SFT 9
1742 #define RT5670_DC_CAL_DIS (0x0 << 9)
1743 #define RT5670_DC_CAL_EN (0x1 << 9)
1744 #define RT5670_HPD_RCV_MASK (0x7 << 6)
1745 #define RT5670_HPD_RCV_SFT 6
1746 #define RT5670_HPD_PS_MASK (0x1 << 5)
1747 #define RT5670_HPD_PS_SFT 5
1748 #define RT5670_HPD_PS_DIS (0x0 << 5)
1749 #define RT5670_HPD_PS_EN (0x1 << 5)
1750 #define RT5670_CAL_M_MASK (0x1 << 4)
1751 #define RT5670_CAL_M_SFT 4
1752 #define RT5670_CAL_M_DEP (0x0 << 4)
1753 #define RT5670_CAL_M_CAL (0x1 << 4)
1754 #define RT5670_CAL_MASK (0x1 << 3)
1755 #define RT5670_CAL_SFT 3
1756 #define RT5670_CAL_DIS (0x0 << 3)
1757 #define RT5670_CAL_EN (0x1 << 3)
1758 #define RT5670_CAL_TEST_MASK (0x1 << 2)
1759 #define RT5670_CAL_TEST_SFT 2
1760 #define RT5670_CAL_TEST_DIS (0x0 << 2)
1761 #define RT5670_CAL_TEST_EN (0x1 << 2)
1762 #define RT5670_CAL_P_MASK (0x3)
1763 #define RT5670_CAL_P_SFT 0
1764 #define RT5670_CAL_P_NONE (0x0)
1765 #define RT5670_CAL_P_CAL (0x1)
1766 #define RT5670_CAL_P_DAC_CAL (0x2)
1767
1768
1769 #define RT5670_SV_MASK (0x1 << 15)
1770 #define RT5670_SV_SFT 15
1771 #define RT5670_SV_DIS (0x0 << 15)
1772 #define RT5670_SV_EN (0x1 << 15)
1773 #define RT5670_SPO_SV_MASK (0x1 << 14)
1774 #define RT5670_SPO_SV_SFT 14
1775 #define RT5670_SPO_SV_DIS (0x0 << 14)
1776 #define RT5670_SPO_SV_EN (0x1 << 14)
1777 #define RT5670_OUT_SV_MASK (0x1 << 13)
1778 #define RT5670_OUT_SV_SFT 13
1779 #define RT5670_OUT_SV_DIS (0x0 << 13)
1780 #define RT5670_OUT_SV_EN (0x1 << 13)
1781 #define RT5670_HP_SV_MASK (0x1 << 12)
1782 #define RT5670_HP_SV_SFT 12
1783 #define RT5670_HP_SV_DIS (0x0 << 12)
1784 #define RT5670_HP_SV_EN (0x1 << 12)
1785 #define RT5670_ZCD_DIG_MASK (0x1 << 11)
1786 #define RT5670_ZCD_DIG_SFT 11
1787 #define RT5670_ZCD_DIG_DIS (0x0 << 11)
1788 #define RT5670_ZCD_DIG_EN (0x1 << 11)
1789 #define RT5670_ZCD_MASK (0x1 << 10)
1790 #define RT5670_ZCD_SFT 10
1791 #define RT5670_ZCD_PD (0x0 << 10)
1792 #define RT5670_ZCD_PU (0x1 << 10)
1793 #define RT5670_M_ZCD_MASK (0x3f << 4)
1794 #define RT5670_M_ZCD_SFT 4
1795 #define RT5670_M_ZCD_RM_L (0x1 << 9)
1796 #define RT5670_M_ZCD_RM_R (0x1 << 8)
1797 #define RT5670_M_ZCD_SM_L (0x1 << 7)
1798 #define RT5670_M_ZCD_SM_R (0x1 << 6)
1799 #define RT5670_M_ZCD_OM_L (0x1 << 5)
1800 #define RT5670_M_ZCD_OM_R (0x1 << 4)
1801 #define RT5670_SV_DLY_MASK (0xf)
1802 #define RT5670_SV_DLY_SFT 0
1803
1804
1805 #define RT5670_ZCD_HP_MASK (0x1 << 15)
1806 #define RT5670_ZCD_HP_SFT 15
1807 #define RT5670_ZCD_HP_DIS (0x0 << 15)
1808 #define RT5670_ZCD_HP_EN (0x1 << 15)
1809
1810
1811 #define RT5670_TDM_DATA_MODE_SEL (0x1 << 11)
1812 #define RT5670_TDM_DATA_MODE_NOR (0x0 << 11)
1813 #define RT5670_TDM_DATA_MODE_50FS (0x1 << 11)
1814
1815
1816
1817 #define RT5670_3D_SPK_MASK (0x1 << 15)
1818 #define RT5670_3D_SPK_SFT 15
1819 #define RT5670_3D_SPK_DIS (0x0 << 15)
1820 #define RT5670_3D_SPK_EN (0x1 << 15)
1821 #define RT5670_3D_SPK_M_MASK (0x3 << 13)
1822 #define RT5670_3D_SPK_M_SFT 13
1823 #define RT5670_3D_SPK_CG_MASK (0x1f << 8)
1824 #define RT5670_3D_SPK_CG_SFT 8
1825 #define RT5670_3D_SPK_SG_MASK (0x1f)
1826 #define RT5670_3D_SPK_SG_SFT 0
1827
1828
1829 #define RT5670_WND_MASK (0x1 << 15)
1830 #define RT5670_WND_SFT 15
1831 #define RT5670_WND_DIS (0x0 << 15)
1832 #define RT5670_WND_EN (0x1 << 15)
1833
1834
1835 #define RT5670_WND_FC_NW_MASK (0x3f << 10)
1836 #define RT5670_WND_FC_NW_SFT 10
1837 #define RT5670_WND_FC_WK_MASK (0x3f << 4)
1838 #define RT5670_WND_FC_WK_SFT 4
1839
1840
1841 #define RT5670_HPF_FC_MASK (0x3f << 6)
1842 #define RT5670_HPF_FC_SFT 6
1843 #define RT5670_WND_FC_ST_MASK (0x3f)
1844 #define RT5670_WND_FC_ST_SFT 0
1845
1846
1847 #define RT5670_WND_TH_LO_MASK (0x3ff)
1848 #define RT5670_WND_TH_LO_SFT 0
1849
1850
1851 #define RT5670_WND_TH_HI_MASK (0x3ff)
1852 #define RT5670_WND_TH_HI_SFT 0
1853
1854
1855 #define RT5670_WND_WIND_MASK (0x1 << 13)
1856 #define RT5670_WND_WIND_SFT 13
1857 #define RT5670_WND_STRONG_MASK (0x1 << 12)
1858 #define RT5670_WND_STRONG_SFT 12
1859 enum {
1860 RT5670_NO_WIND,
1861 RT5670_BREEZE,
1862 RT5670_STORM,
1863 };
1864
1865
1866 #define RT5670_DP_ATT_MASK (0x3 << 14)
1867 #define RT5670_DP_ATT_SFT 14
1868 #define RT5670_DP_SPK_MASK (0x1 << 10)
1869 #define RT5670_DP_SPK_SFT 10
1870 #define RT5670_DP_SPK_DIS (0x0 << 10)
1871 #define RT5670_DP_SPK_EN (0x1 << 10)
1872
1873
1874 #define RT5670_EQ_PRE_VOL_MASK (0xffff)
1875 #define RT5670_EQ_PRE_VOL_SFT 0
1876
1877
1878 #define RT5670_EQ_PST_VOL_MASK (0xffff)
1879 #define RT5670_EQ_PST_VOL_SFT 0
1880
1881
1882 #define RT5670_CMP_MIC_IN_DET_MASK (0x7 << 12)
1883 #define RT5670_JD_CBJ_EN (0x1 << 7)
1884 #define RT5670_JD_CBJ_POL (0x1 << 6)
1885 #define RT5670_JD_TRI_CBJ_SEL_MASK (0x7 << 3)
1886 #define RT5670_JD_TRI_CBJ_SEL_SFT (3)
1887 #define RT5670_JD_CBJ_GPIO_JD1 (0x0 << 3)
1888 #define RT5670_JD_CBJ_JD1_1 (0x1 << 3)
1889 #define RT5670_JD_CBJ_JD1_2 (0x2 << 3)
1890 #define RT5670_JD_CBJ_JD2 (0x3 << 3)
1891 #define RT5670_JD_CBJ_JD3 (0x4 << 3)
1892 #define RT5670_JD_CBJ_GPIO_JD2 (0x5 << 3)
1893 #define RT5670_JD_CBJ_MX0B_12 (0x6 << 3)
1894 #define RT5670_JD_TRI_HPO_SEL_MASK (0x7 << 3)
1895 #define RT5670_JD_TRI_HPO_SEL_SFT (0)
1896 #define RT5670_JD_HPO_GPIO_JD1 (0x0)
1897 #define RT5670_JD_HPO_JD1_1 (0x1)
1898 #define RT5670_JD_HPO_JD1_2 (0x2)
1899 #define RT5670_JD_HPO_JD2 (0x3)
1900 #define RT5670_JD_HPO_JD3 (0x4)
1901 #define RT5670_JD_HPO_GPIO_JD2 (0x5)
1902 #define RT5670_JD_HPO_MX0B_12 (0x6)
1903
1904
1905 #define RT5670_RST_DSP (0x1 << 13)
1906 #define RT5670_IF1_ADC1_IN1_SEL (0x1 << 12)
1907 #define RT5670_IF1_ADC1_IN1_SFT 12
1908 #define RT5670_IF1_ADC1_IN2_SEL (0x1 << 11)
1909 #define RT5670_IF1_ADC1_IN2_SFT 11
1910 #define RT5670_IF1_ADC2_IN1_SEL (0x1 << 10)
1911 #define RT5670_IF1_ADC2_IN1_SFT 10
1912 #define RT5670_MCLK_DET (0x1 << 3)
1913
1914
1915 #define RT5670_RXDC_SRC_MASK (0x1 << 7)
1916 #define RT5670_RXDC_SRC_STO (0x0 << 7)
1917 #define RT5670_RXDC_SRC_MONO (0x1 << 7)
1918 #define RT5670_RXDC_SRC_SFT (7)
1919 #define RT5670_RXDP2_SEL_MASK (0x1 << 3)
1920 #define RT5670_RXDP2_SEL_IF2 (0x0 << 3)
1921 #define RT5670_RXDP2_SEL_ADC (0x1 << 3)
1922 #define RT5670_RXDP2_SEL_SFT (3)
1923
1924
1925 enum {
1926 RT5670_SCLK_S_MCLK,
1927 RT5670_SCLK_S_PLL1,
1928 RT5670_SCLK_S_RCCLK,
1929 };
1930
1931
1932 enum {
1933 RT5670_PLL1_S_MCLK,
1934 RT5670_PLL1_S_BCLK1,
1935 RT5670_PLL1_S_BCLK2,
1936 RT5670_PLL1_S_BCLK3,
1937 RT5670_PLL1_S_BCLK4,
1938 };
1939
1940 enum {
1941 RT5670_AIF1,
1942 RT5670_AIF2,
1943 RT5670_AIF3,
1944 RT5670_AIF4,
1945 RT5670_AIFS,
1946 };
1947
1948 enum {
1949 RT5670_DMIC1_DISABLED,
1950 RT5670_DMIC_DATA_GPIO6,
1951 RT5670_DMIC_DATA_IN2P,
1952 RT5670_DMIC_DATA_GPIO7,
1953 };
1954
1955 enum {
1956 RT5670_DMIC2_DISABLED,
1957 RT5670_DMIC_DATA_GPIO8,
1958 RT5670_DMIC_DATA_IN3N,
1959 };
1960
1961 enum {
1962 RT5670_DMIC3_DISABLED,
1963 RT5670_DMIC_DATA_GPIO9,
1964 RT5670_DMIC_DATA_GPIO10,
1965 RT5670_DMIC_DATA_GPIO5,
1966 };
1967
1968
1969 enum {
1970 RT5670_DA_STEREO_FILTER = 0x1,
1971 RT5670_DA_MONO_L_FILTER = (0x1 << 1),
1972 RT5670_DA_MONO_R_FILTER = (0x1 << 2),
1973 RT5670_AD_STEREO_FILTER = (0x1 << 3),
1974 RT5670_AD_MONO_L_FILTER = (0x1 << 4),
1975 RT5670_AD_MONO_R_FILTER = (0x1 << 5),
1976 RT5670_UP_RATE_FILTER = (0x1 << 6),
1977 RT5670_DOWN_RATE_FILTER = (0x1 << 7),
1978 };
1979
1980 int rt5670_sel_asrc_clk_src(struct snd_soc_component *component,
1981 unsigned int filter_mask, unsigned int clk_src);
1982
1983 struct rt5670_priv {
1984 struct snd_soc_component *component;
1985 struct regmap *regmap;
1986 struct snd_soc_jack *jack;
1987 struct snd_soc_jack_gpio hp_gpio;
1988
1989 int jd_mode;
1990 bool in2_diff;
1991 bool gpio1_is_irq;
1992 bool gpio1_is_ext_spk_en;
1993
1994 bool dmic_en;
1995 unsigned int dmic1_data_pin;
1996
1997 unsigned int dmic2_data_pin;
1998
1999 unsigned int dmic3_data_pin;
2000
2001
2002 int sysclk;
2003 int sysclk_src;
2004 int lrck[RT5670_AIFS];
2005 int bclk[RT5670_AIFS];
2006 int master[RT5670_AIFS];
2007
2008 int pll_src;
2009 int pll_in;
2010 int pll_out;
2011
2012 int dsp_sw;
2013 int dsp_rate;
2014 int jack_type;
2015 int jack_type_saved;
2016
2017 bool dac1_mixl_dac1_switch;
2018 bool dac1_mixr_dac1_switch;
2019 bool dac1_playback_switch_l;
2020 bool dac1_playback_switch_r;
2021 };
2022
2023 void rt5670_jack_suspend(struct snd_soc_component *component);
2024 void rt5670_jack_resume(struct snd_soc_component *component);
2025 int rt5670_set_jack_detect(struct snd_soc_component *component,
2026 struct snd_soc_jack *jack);
2027 const char *rt5670_components(void);
2028
2029 #endif