Back to home page

OSCL-LXR

 
 

    


0001 /*
0002  * Copyright (c) 2010-2011 Atheros Communications, Inc.
0003  *
0004  * Permission to use, copy, modify, and/or distribute this software for any
0005  * purpose with or without fee is hereby granted, provided that the above
0006  * copyright notice and this permission notice appear in all copies.
0007  *
0008  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
0009  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
0010  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
0011  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
0012  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
0013  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
0014  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
0015  */
0016 
0017 #ifndef AR9003_PHY_H
0018 #define AR9003_PHY_H
0019 
0020 /*
0021  * Channel Register Map
0022  */
0023 #define AR_CHAN_BASE    0x9800
0024 
0025 #define AR_PHY_TIMING1      (AR_CHAN_BASE + 0x0)
0026 #define AR_PHY_TIMING2      (AR_CHAN_BASE + 0x4)
0027 #define AR_PHY_TIMING3      (AR_CHAN_BASE + 0x8)
0028 #define AR_PHY_TIMING4      (AR_CHAN_BASE + 0xc)
0029 #define AR_PHY_TIMING5      (AR_CHAN_BASE + 0x10)
0030 #define AR_PHY_TIMING6      (AR_CHAN_BASE + 0x14)
0031 #define AR_PHY_TIMING11     (AR_CHAN_BASE + 0x18)
0032 #define AR_PHY_SPUR_REG     (AR_CHAN_BASE + 0x1c)
0033 #define AR_PHY_RX_IQCAL_CORR_B0    (AR_CHAN_BASE + 0xdc)
0034 #define AR_PHY_TX_IQCAL_CONTROL_3  (AR_CHAN_BASE + 0xb0)
0035 #define AR_PHY_TIMING_CONTROL4_DO_GAIN_DC_IQ_CAL_SHIFT 16
0036 
0037 #define AR_PHY_TIMING11_SPUR_FREQ_SD    0x3FF00000
0038 #define AR_PHY_TIMING11_SPUR_FREQ_SD_S  20
0039 
0040 #define AR_PHY_TIMING11_SPUR_DELTA_PHASE 0x000FFFFF
0041 #define AR_PHY_TIMING11_SPUR_DELTA_PHASE_S 0
0042 
0043 #define AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC 0x40000000
0044 #define AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC_S 30
0045 
0046 #define AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR 0x80000000
0047 #define AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR_S 31
0048 
0049 #define AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT         0x4000000
0050 #define AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT_S       26
0051 
0052 #define AR_PHY_SPUR_REG_ENABLE_MASK_PPM                         0x20000     /* bins move with freq offset */
0053 #define AR_PHY_SPUR_REG_ENABLE_MASK_PPM_S                       17
0054 #define AR_PHY_SPUR_REG_SPUR_RSSI_THRESH            0x000000FF
0055 #define AR_PHY_SPUR_REG_SPUR_RSSI_THRESH_S          0
0056 #define AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI                        0x00000100
0057 #define AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI_S                      8
0058 #define AR_PHY_SPUR_REG_MASK_RATE_CNTL                          0x03FC0000
0059 #define AR_PHY_SPUR_REG_MASK_RATE_CNTL_S            18
0060 
0061 #define AR_PHY_RX_IQCAL_CORR_B0_LOOPBACK_IQCORR_EN   0x20000000
0062 #define AR_PHY_RX_IQCAL_CORR_B0_LOOPBACK_IQCORR_EN_S         29
0063 
0064 #define AR_PHY_TX_IQCAL_CONTROL_3_IQCORR_EN   0x80000000
0065 #define AR_PHY_TX_IQCAL_CONTROL_3_IQCORR_EN_S         31
0066 
0067 #define AR_PHY_FIND_SIG_LOW  (AR_CHAN_BASE + 0x20)
0068 
0069 #define AR_PHY_SFCORR           (AR_CHAN_BASE + 0x24)
0070 #define AR_PHY_SFCORR_LOW       (AR_CHAN_BASE + 0x28)
0071 #define AR_PHY_SFCORR_EXT       (AR_CHAN_BASE + 0x2c)
0072 
0073 #define AR_PHY_EXT_CCA              (AR_CHAN_BASE + 0x30)
0074 #define AR_PHY_RADAR_0              (AR_CHAN_BASE + 0x34)
0075 #define AR_PHY_RADAR_1              (AR_CHAN_BASE + 0x38)
0076 #define AR_PHY_RADAR_EXT            (AR_CHAN_BASE + 0x3c)
0077 #define AR_PHY_MULTICHAIN_CTRL      (AR_CHAN_BASE + 0x80)
0078 #define AR_PHY_PERCHAIN_CSD         (AR_CHAN_BASE + 0x84)
0079 
0080 #define AR_PHY_TX_PHASE_RAMP_0      (AR_CHAN_BASE + 0xd0)
0081 #define AR_PHY_ADC_GAIN_DC_CORR_0   (AR_CHAN_BASE + 0xd4)
0082 #define AR_PHY_IQ_ADC_MEAS_0_B0     (AR_CHAN_BASE + 0xc0)
0083 #define AR_PHY_IQ_ADC_MEAS_1_B0     (AR_CHAN_BASE + 0xc4)
0084 #define AR_PHY_IQ_ADC_MEAS_2_B0     (AR_CHAN_BASE + 0xc8)
0085 #define AR_PHY_IQ_ADC_MEAS_3_B0     (AR_CHAN_BASE + 0xcc)
0086 
0087 /* The following registers changed position from AR9300 1.0 to AR9300 2.0 */
0088 #define AR_PHY_TX_PHASE_RAMP_0_9300_10      (AR_CHAN_BASE + 0xd0 - 0x10)
0089 #define AR_PHY_ADC_GAIN_DC_CORR_0_9300_10   (AR_CHAN_BASE + 0xd4 - 0x10)
0090 #define AR_PHY_IQ_ADC_MEAS_0_B0_9300_10     (AR_CHAN_BASE + 0xc0 + 0x8)
0091 #define AR_PHY_IQ_ADC_MEAS_1_B0_9300_10     (AR_CHAN_BASE + 0xc4 + 0x8)
0092 #define AR_PHY_IQ_ADC_MEAS_2_B0_9300_10     (AR_CHAN_BASE + 0xc8 + 0x8)
0093 #define AR_PHY_IQ_ADC_MEAS_3_B0_9300_10     (AR_CHAN_BASE + 0xcc + 0x8)
0094 
0095 #define AR_PHY_TX_CRC               (AR_CHAN_BASE + 0xa0)
0096 #define AR_PHY_TST_DAC_CONST        (AR_CHAN_BASE + 0xa4)
0097 #define AR_PHY_SPUR_REPORT_0        (AR_CHAN_BASE + 0xa8)
0098 #define AR_PHY_CHAN_INFO_TAB_0      (AR_CHAN_BASE + 0x300)
0099 
0100 /*
0101  * Channel Field Definitions
0102  */
0103 #define AR_PHY_TIMING2_USE_FORCE_PPM    0x00001000
0104 #define AR_PHY_TIMING2_FORCE_PPM_VAL    0x00000fff
0105 #define AR_PHY_TIMING3_DSC_MAN      0xFFFE0000
0106 #define AR_PHY_TIMING3_DSC_MAN_S    17
0107 #define AR_PHY_TIMING3_DSC_EXP      0x0001E000
0108 #define AR_PHY_TIMING3_DSC_EXP_S    13
0109 #define AR_PHY_TIMING4_IQCAL_LOG_COUNT_MAX 0xF000
0110 #define AR_PHY_TIMING4_IQCAL_LOG_COUNT_MAX_S   12
0111 #define AR_PHY_TIMING4_DO_CAL    0x10000
0112 
0113 #define AR_PHY_TIMING4_ENABLE_PILOT_MASK        0x10000000
0114 #define AR_PHY_TIMING4_ENABLE_PILOT_MASK_S      28
0115 #define AR_PHY_TIMING4_ENABLE_CHAN_MASK         0x20000000
0116 #define AR_PHY_TIMING4_ENABLE_CHAN_MASK_S       29
0117 
0118 #define AR_PHY_TIMING4_ENABLE_SPUR_FILTER 0x40000000
0119 #define AR_PHY_TIMING4_ENABLE_SPUR_FILTER_S 30
0120 #define AR_PHY_TIMING4_ENABLE_SPUR_RSSI 0x80000000
0121 #define AR_PHY_TIMING4_ENABLE_SPUR_RSSI_S 31
0122 
0123 #define AR_PHY_NEW_ADC_GAIN_CORR_ENABLE 0x40000000
0124 #define AR_PHY_NEW_ADC_DC_OFFSET_CORR_ENABLE 0x80000000
0125 #define AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW  0x00000001
0126 #define AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW    0x00003F00
0127 #define AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW_S  8
0128 #define AR_PHY_SFCORR_LOW_M1_THRESH_LOW      0x001FC000
0129 #define AR_PHY_SFCORR_LOW_M1_THRESH_LOW_S    14
0130 #define AR_PHY_SFCORR_LOW_M2_THRESH_LOW      0x0FE00000
0131 #define AR_PHY_SFCORR_LOW_M2_THRESH_LOW_S    21
0132 #define AR_PHY_SFCORR_M2COUNT_THR    0x0000001F
0133 #define AR_PHY_SFCORR_M2COUNT_THR_S  0
0134 #define AR_PHY_SFCORR_M1_THRESH      0x00FE0000
0135 #define AR_PHY_SFCORR_M1_THRESH_S    17
0136 #define AR_PHY_SFCORR_M2_THRESH      0x7F000000
0137 #define AR_PHY_SFCORR_M2_THRESH_S    24
0138 #define AR_PHY_SFCORR_EXT_M1_THRESH       0x0000007F
0139 #define AR_PHY_SFCORR_EXT_M1_THRESH_S     0
0140 #define AR_PHY_SFCORR_EXT_M2_THRESH       0x00003F80
0141 #define AR_PHY_SFCORR_EXT_M2_THRESH_S     7
0142 #define AR_PHY_SFCORR_EXT_M1_THRESH_LOW   0x001FC000
0143 #define AR_PHY_SFCORR_EXT_M1_THRESH_LOW_S 14
0144 #define AR_PHY_SFCORR_EXT_M2_THRESH_LOW   0x0FE00000
0145 #define AR_PHY_SFCORR_EXT_M2_THRESH_LOW_S 21
0146 #define AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD 0x10000000
0147 #define AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD_S 28
0148 #define AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S   28
0149 #define AR_PHY_EXT_CCA_THRESH62 0x007F0000
0150 #define AR_PHY_EXT_CCA_THRESH62_S       16
0151 #define AR_PHY_EXTCHN_PWRTHR1_ANT_DIV_ALT_ANT_MINGAINIDX    0x0000FF00
0152 #define AR_PHY_EXTCHN_PWRTHR1_ANT_DIV_ALT_ANT_MINGAINIDX_S  8
0153 #define AR_PHY_EXT_MINCCA_PWR   0x01FF0000
0154 #define AR_PHY_EXT_MINCCA_PWR_S 16
0155 #define AR_PHY_EXT_CYCPWR_THR1 0x0000FE00L
0156 #define AR_PHY_EXT_CYCPWR_THR1_S 9
0157 #define AR_PHY_TIMING5_CYCPWR_THR1  0x000000FE
0158 #define AR_PHY_TIMING5_CYCPWR_THR1_S    1
0159 #define AR_PHY_TIMING5_CYCPWR_THR1_ENABLE  0x00000001
0160 #define AR_PHY_TIMING5_CYCPWR_THR1_ENABLE_S    0
0161 #define AR_PHY_TIMING5_CYCPWR_THR1A  0x007F0000
0162 #define AR_PHY_TIMING5_CYCPWR_THR1A_S    16
0163 #define AR_PHY_TIMING5_RSSI_THR1A     (0x7F << 16)
0164 #define AR_PHY_TIMING5_RSSI_THR1A_S   16
0165 #define AR_PHY_TIMING5_RSSI_THR1A_ENA (0x1 << 15)
0166 #define AR_PHY_RADAR_0_ENA  0x00000001
0167 #define AR_PHY_RADAR_0_FFT_ENA  0x80000000
0168 #define AR_PHY_RADAR_0_INBAND   0x0000003e
0169 #define AR_PHY_RADAR_0_INBAND_S 1
0170 #define AR_PHY_RADAR_0_PRSSI    0x00000FC0
0171 #define AR_PHY_RADAR_0_PRSSI_S  6
0172 #define AR_PHY_RADAR_0_HEIGHT   0x0003F000
0173 #define AR_PHY_RADAR_0_HEIGHT_S 12
0174 #define AR_PHY_RADAR_0_RRSSI    0x00FC0000
0175 #define AR_PHY_RADAR_0_RRSSI_S  18
0176 #define AR_PHY_RADAR_0_FIRPWR   0x7F000000
0177 #define AR_PHY_RADAR_0_FIRPWR_S 24
0178 #define AR_PHY_RADAR_1_RELPWR_ENA       0x00800000
0179 #define AR_PHY_RADAR_1_USE_FIR128       0x00400000
0180 #define AR_PHY_RADAR_1_RELPWR_THRESH    0x003F0000
0181 #define AR_PHY_RADAR_1_RELPWR_THRESH_S  16
0182 #define AR_PHY_RADAR_1_BLOCK_CHECK      0x00008000
0183 #define AR_PHY_RADAR_1_MAX_RRSSI        0x00004000
0184 #define AR_PHY_RADAR_1_RELSTEP_CHECK    0x00002000
0185 #define AR_PHY_RADAR_1_RELSTEP_THRESH   0x00001F00
0186 #define AR_PHY_RADAR_1_RELSTEP_THRESH_S 8
0187 #define AR_PHY_RADAR_1_MAXLEN           0x000000FF
0188 #define AR_PHY_RADAR_1_MAXLEN_S         0
0189 #define AR_PHY_RADAR_EXT_ENA            0x00004000
0190 #define AR_PHY_RADAR_DC_PWR_THRESH      0x007f8000
0191 #define AR_PHY_RADAR_DC_PWR_THRESH_S    15
0192 #define AR_PHY_RADAR_LB_DC_CAP          0x7f800000
0193 #define AR_PHY_RADAR_LB_DC_CAP_S        23
0194 #define AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW (0x3f << 6)
0195 #define AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW_S   6
0196 #define AR_PHY_FIND_SIG_LOW_FIRPWR      (0x7f << 12)
0197 #define AR_PHY_FIND_SIG_LOW_FIRPWR_S    12
0198 #define AR_PHY_FIND_SIG_LOW_FIRPWR_SIGN_BIT 19
0199 #define AR_PHY_FIND_SIG_LOW_RELSTEP     0x1f
0200 #define AR_PHY_FIND_SIG_LOW_RELSTEP_S   0
0201 #define AR_PHY_FIND_SIG_LOW_RELSTEP_SIGN_BIT 5
0202 #define AR_PHY_CHAN_INFO_TAB_S2_READ    0x00000008
0203 #define AR_PHY_CHAN_INFO_TAB_S2_READ_S           3
0204 #define AR_PHY_RX_IQCAL_CORR_IQCORR_Q_Q_COFF 0x0000007F
0205 #define AR_PHY_RX_IQCAL_CORR_IQCORR_Q_Q_COFF_S   0
0206 #define AR_PHY_RX_IQCAL_CORR_IQCORR_Q_I_COFF 0x00003F80
0207 #define AR_PHY_RX_IQCAL_CORR_IQCORR_Q_I_COFF_S   7
0208 #define AR_PHY_RX_IQCAL_CORR_IQCORR_ENABLE   0x00004000
0209 #define AR_PHY_RX_IQCAL_CORR_LOOPBACK_IQCORR_Q_Q_COFF   0x003f8000
0210 #define AR_PHY_RX_IQCAL_CORR_LOOPBACK_IQCORR_Q_Q_COFF_S 15
0211 #define AR_PHY_RX_IQCAL_CORR_LOOPBACK_IQCORR_Q_I_COFF   0x1fc00000
0212 #define AR_PHY_RX_IQCAL_CORR_LOOPBACK_IQCORR_Q_I_COFF_S 22
0213 
0214 /*
0215  * MRC Register Map
0216  */
0217 #define AR_MRC_BASE 0x9c00
0218 
0219 #define AR_PHY_TIMING_3A       (AR_MRC_BASE + 0x0)
0220 #define AR_PHY_LDPC_CNTL1      (AR_MRC_BASE + 0x4)
0221 #define AR_PHY_LDPC_CNTL2      (AR_MRC_BASE + 0x8)
0222 #define AR_PHY_PILOT_SPUR_MASK (AR_MRC_BASE + 0xc)
0223 #define AR_PHY_CHAN_SPUR_MASK  (AR_MRC_BASE + 0x10)
0224 #define AR_PHY_SGI_DELTA       (AR_MRC_BASE + 0x14)
0225 #define AR_PHY_ML_CNTL_1       (AR_MRC_BASE + 0x18)
0226 #define AR_PHY_ML_CNTL_2       (AR_MRC_BASE + 0x1c)
0227 #define AR_PHY_TST_ADC         (AR_MRC_BASE + 0x20)
0228 
0229 #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A      0x00000FE0
0230 #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A_S    5
0231 #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A          0x1F
0232 #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A_S        0
0233 #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_B      0x00FE0000
0234 #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_B_S    17
0235 #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_B          0x0001F000
0236 #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_B_S        12
0237 
0238 #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A        0x00000FE0
0239 #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A_S      5
0240 #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A            0x1F
0241 #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A_S      0
0242 #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_B    0x00FE0000
0243 #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_B_S  17
0244 #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_B        0x0001F000
0245 #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_B_S      12
0246 
0247 
0248 /*
0249  * MRC Feild Definitions
0250  */
0251 #define AR_PHY_SGI_DSC_MAN   0x0007FFF0
0252 #define AR_PHY_SGI_DSC_MAN_S 4
0253 #define AR_PHY_SGI_DSC_EXP   0x0000000F
0254 #define AR_PHY_SGI_DSC_EXP_S 0
0255 /*
0256  * BBB Register Map
0257  */
0258 #define AR_BBB_BASE 0x9d00
0259 
0260 /*
0261  * AGC Register Map
0262  */
0263 #define AR_AGC_BASE 0x9e00
0264 
0265 #define AR_PHY_SETTLING         (AR_AGC_BASE + 0x0)
0266 #define AR_PHY_FORCEMAX_GAINS_0 (AR_AGC_BASE + 0x4)
0267 #define AR_PHY_GAINS_MINOFF0    (AR_AGC_BASE + 0x8)
0268 #define AR_PHY_DESIRED_SZ       (AR_AGC_BASE + 0xc)
0269 #define AR_PHY_FIND_SIG         (AR_AGC_BASE + 0x10)
0270 #define AR_PHY_AGC              (AR_AGC_BASE + 0x14)
0271 #define AR_PHY_EXT_ATTEN_CTL_0  (AR_AGC_BASE + 0x18)
0272 #define AR_PHY_CCA_0            (AR_AGC_BASE + 0x1c)
0273 #define AR_PHY_CCA_CTRL_0       (AR_AGC_BASE + 0x20)
0274 #define AR_PHY_RESTART          (AR_AGC_BASE + 0x24)
0275 
0276 /*
0277  * Antenna Diversity  settings
0278  */
0279 #define AR_PHY_MC_GAIN_CTRL     (AR_AGC_BASE + 0x28)
0280 #define AR_ANT_DIV_CTRL_ALL 0x7e000000
0281 #define AR_ANT_DIV_CTRL_ALL_S   25
0282 #define AR_ANT_DIV_ENABLE   0x1000000
0283 #define AR_ANT_DIV_ENABLE_S 24
0284 
0285 
0286 #define AR_PHY_ANT_FAST_DIV_BIAS                0x00007e00
0287 #define AR_PHY_ANT_FAST_DIV_BIAS_S              9
0288 #define AR_PHY_ANT_SW_RX_PROT                   0x00800000
0289 #define AR_PHY_ANT_SW_RX_PROT_S                 23
0290 #define AR_PHY_ANT_DIV_LNADIV                   0x01000000
0291 #define AR_PHY_ANT_DIV_LNADIV_S                 24
0292 #define AR_PHY_ANT_DIV_ALT_LNACONF              0x06000000
0293 #define AR_PHY_ANT_DIV_ALT_LNACONF_S            25
0294 #define AR_PHY_ANT_DIV_MAIN_LNACONF             0x18000000
0295 #define AR_PHY_ANT_DIV_MAIN_LNACONF_S           27
0296 #define AR_PHY_ANT_DIV_ALT_GAINTB               0x20000000
0297 #define AR_PHY_ANT_DIV_ALT_GAINTB_S             29
0298 #define AR_PHY_ANT_DIV_MAIN_GAINTB              0x40000000
0299 #define AR_PHY_ANT_DIV_MAIN_GAINTB_S            30
0300 
0301 #define AR_PHY_EXTCHN_PWRTHR1   (AR_AGC_BASE + 0x2c)
0302 #define AR_PHY_EXT_CHN_WIN      (AR_AGC_BASE + 0x30)
0303 #define AR_PHY_20_40_DET_THR    (AR_AGC_BASE + 0x34)
0304 #define AR_PHY_RIFS_SRCH        (AR_AGC_BASE + 0x38)
0305 #define AR_PHY_PEAK_DET_CTRL_1  (AR_AGC_BASE + 0x3c)
0306 #define AR_PHY_PEAK_DET_CTRL_2  (AR_AGC_BASE + 0x40)
0307 #define AR_PHY_RX_GAIN_BOUNDS_1 (AR_AGC_BASE + 0x44)
0308 #define AR_PHY_RX_GAIN_BOUNDS_2 (AR_AGC_BASE + 0x48)
0309 #define AR_PHY_RSSI_0           (AR_AGC_BASE + 0x180)
0310 #define AR_PHY_SPUR_CCK_REP0    (AR_AGC_BASE + 0x184)
0311 
0312 #define AR_PHY_CCK_DETECT       (AR_AGC_BASE + 0x1c0)
0313 #define AR_FAST_DIV_ENABLE  0x2000
0314 #define AR_FAST_DIV_ENABLE_S    13
0315 
0316 #define AR_PHY_DAG_CTRLCCK      (AR_AGC_BASE + 0x1c4)
0317 #define AR_PHY_IQCORR_CTRL_CCK  (AR_AGC_BASE + 0x1c8)
0318 
0319 #define AR_PHY_CCK_SPUR_MIT     (AR_AGC_BASE + 0x1cc)
0320 #define AR_PHY_CCK_SPUR_MIT_SPUR_RSSI_THR                           0x000001fe
0321 #define AR_PHY_CCK_SPUR_MIT_SPUR_RSSI_THR_S                                  1
0322 #define AR_PHY_CCK_SPUR_MIT_SPUR_FILTER_TYPE                        0x60000000
0323 #define AR_PHY_CCK_SPUR_MIT_SPUR_FILTER_TYPE_S                              29
0324 #define AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT                        0x00000001
0325 #define AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT_S                               0
0326 #define AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ                           0x1ffffe00
0327 #define AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ_S                                  9
0328 
0329 #define AR_PHY_MRC_CCK_CTRL         (AR_AGC_BASE + 0x1d0)
0330 #define AR_PHY_MRC_CCK_ENABLE       0x00000001
0331 #define AR_PHY_MRC_CCK_ENABLE_S              0
0332 #define AR_PHY_MRC_CCK_MUX_REG      0x00000002
0333 #define AR_PHY_MRC_CCK_MUX_REG_S             1
0334 
0335 #define AR_PHY_RX_OCGAIN        (AR_AGC_BASE + 0x200)
0336 
0337 #define AR_PHY_CCA_NOM_VAL_9300_2GHZ          -110
0338 #define AR_PHY_CCA_NOM_VAL_9300_5GHZ          -115
0339 #define AR_PHY_CCA_MIN_GOOD_VAL_9300_2GHZ     -125
0340 #define AR_PHY_CCA_MIN_GOOD_VAL_9300_5GHZ     -125
0341 #define AR_PHY_CCA_MAX_GOOD_VAL_9300_2GHZ     -60
0342 #define AR_PHY_CCA_MAX_GOOD_VAL_9300_5GHZ     -60
0343 #define AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ -95
0344 #define AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ -100
0345 
0346 #define AR_PHY_CCA_NOM_VAL_9462_2GHZ          -127
0347 #define AR_PHY_CCA_MIN_GOOD_VAL_9462_2GHZ     -127
0348 #define AR_PHY_CCA_MAX_GOOD_VAL_9462_2GHZ     -60
0349 #define AR_PHY_CCA_NOM_VAL_9462_5GHZ          -127
0350 #define AR_PHY_CCA_MIN_GOOD_VAL_9462_5GHZ     -127
0351 #define AR_PHY_CCA_MAX_GOOD_VAL_9462_5GHZ     -60
0352 
0353 #define AR_PHY_CCA_NOM_VAL_9330_2GHZ          -118
0354 
0355 #define AR9300_EXT_LNA_CTL_GPIO_AR9485 9
0356 
0357 /*
0358  * AGC Field Definitions
0359  */
0360 #define AR_PHY_EXT_ATTEN_CTL_RXTX_MARGIN    0x00FC0000
0361 #define AR_PHY_EXT_ATTEN_CTL_RXTX_MARGIN_S  18
0362 #define AR_PHY_EXT_ATTEN_CTL_BSW_MARGIN     0x00003C00
0363 #define AR_PHY_EXT_ATTEN_CTL_BSW_MARGIN_S   10
0364 #define AR_PHY_EXT_ATTEN_CTL_BSW_ATTEN      0x0000001F
0365 #define AR_PHY_EXT_ATTEN_CTL_BSW_ATTEN_S    0
0366 #define AR_PHY_EXT_ATTEN_CTL_XATTEN2_MARGIN     0x003E0000
0367 #define AR_PHY_EXT_ATTEN_CTL_XATTEN2_MARGIN_S   17
0368 #define AR_PHY_EXT_ATTEN_CTL_XATTEN1_MARGIN     0x0001F000
0369 #define AR_PHY_EXT_ATTEN_CTL_XATTEN1_MARGIN_S   12
0370 #define AR_PHY_EXT_ATTEN_CTL_XATTEN2_DB         0x00000FC0
0371 #define AR_PHY_EXT_ATTEN_CTL_XATTEN2_DB_S       6
0372 #define AR_PHY_EXT_ATTEN_CTL_XATTEN1_DB         0x0000003F
0373 #define AR_PHY_EXT_ATTEN_CTL_XATTEN1_DB_S       0
0374 #define AR_PHY_RXGAIN_TXRX_ATTEN    0x0003F000
0375 #define AR_PHY_RXGAIN_TXRX_ATTEN_S  12
0376 #define AR_PHY_RXGAIN_TXRX_RF_MAX   0x007C0000
0377 #define AR_PHY_RXGAIN_TXRX_RF_MAX_S 18
0378 #define AR9280_PHY_RXGAIN_TXRX_ATTEN    0x00003F80
0379 #define AR9280_PHY_RXGAIN_TXRX_ATTEN_S  7
0380 #define AR9280_PHY_RXGAIN_TXRX_MARGIN   0x001FC000
0381 #define AR9280_PHY_RXGAIN_TXRX_MARGIN_S 14
0382 #define AR_PHY_SETTLING_SWITCH  0x00003F80
0383 #define AR_PHY_SETTLING_SWITCH_S    7
0384 #define AR_PHY_DESIRED_SZ_ADC       0x000000FF
0385 #define AR_PHY_DESIRED_SZ_ADC_S     0
0386 #define AR_PHY_DESIRED_SZ_PGA       0x0000FF00
0387 #define AR_PHY_DESIRED_SZ_PGA_S     8
0388 #define AR_PHY_DESIRED_SZ_TOT_DES   0x0FF00000
0389 #define AR_PHY_DESIRED_SZ_TOT_DES_S 20
0390 #define AR_PHY_MINCCA_PWR       0x1FF00000
0391 #define AR_PHY_MINCCA_PWR_S     20
0392 #define AR_PHY_CCA_THRESH62     0x0007F000
0393 #define AR_PHY_CCA_THRESH62_S   12
0394 #define AR9280_PHY_MINCCA_PWR       0x1FF00000
0395 #define AR9280_PHY_MINCCA_PWR_S     20
0396 #define AR9280_PHY_CCA_THRESH62     0x000FF000
0397 #define AR9280_PHY_CCA_THRESH62_S   12
0398 #define AR_PHY_EXT_CCA0_THRESH62    0x000000FF
0399 #define AR_PHY_EXT_CCA0_THRESH62_S  0
0400 #define AR_PHY_EXT_CCA0_THRESH62_1    0x000001FF
0401 #define AR_PHY_EXT_CCA0_THRESH62_1_S  0
0402 #define AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK          0x0000003F
0403 #define AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK_S        0
0404 #define AR_PHY_CCK_DETECT_ANT_SWITCH_TIME           0x00001FC0
0405 #define AR_PHY_CCK_DETECT_ANT_SWITCH_TIME_S         6
0406 #define AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV    0x2000
0407 
0408 #define AR_PHY_DAG_CTRLCCK_EN_RSSI_THR  0x00000200
0409 #define AR_PHY_DAG_CTRLCCK_EN_RSSI_THR_S  9
0410 #define AR_PHY_DAG_CTRLCCK_RSSI_THR 0x0001FC00
0411 #define AR_PHY_DAG_CTRLCCK_RSSI_THR_S   10
0412 
0413 #define AR_PHY_RIFS_INIT_DELAY         0x3ff0000
0414 #define AR_PHY_AGC_QUICK_DROP       0x03c00000
0415 #define AR_PHY_AGC_QUICK_DROP_S     22
0416 #define AR_PHY_AGC_COARSE_LOW       0x00007F80
0417 #define AR_PHY_AGC_COARSE_LOW_S     7
0418 #define AR_PHY_AGC_COARSE_HIGH      0x003F8000
0419 #define AR_PHY_AGC_COARSE_HIGH_S    15
0420 #define AR_PHY_AGC_COARSE_PWR_CONST 0x0000007F
0421 #define AR_PHY_AGC_COARSE_PWR_CONST_S   0
0422 #define AR_PHY_FIND_SIG_FIRSTEP  0x0003F000
0423 #define AR_PHY_FIND_SIG_FIRSTEP_S        12
0424 #define AR_PHY_FIND_SIG_FIRPWR   0x03FC0000
0425 #define AR_PHY_FIND_SIG_FIRPWR_S         18
0426 #define AR_PHY_FIND_SIG_FIRPWR_SIGN_BIT  25
0427 #define AR_PHY_FIND_SIG_RELPWR   (0x1f << 6)
0428 #define AR_PHY_FIND_SIG_RELPWR_S          6
0429 #define AR_PHY_FIND_SIG_RELPWR_SIGN_BIT  11
0430 #define AR_PHY_FIND_SIG_RELSTEP        0x1f
0431 #define AR_PHY_FIND_SIG_RELSTEP_S         0
0432 #define AR_PHY_FIND_SIG_RELSTEP_SIGN_BIT  5
0433 #define AR_PHY_RESTART_ENABLE_DIV_M2FLAG 0x00200000
0434 #define AR_PHY_RESTART_ENABLE_DIV_M2FLAG_S 21
0435 #define AR_PHY_RESTART_DIV_GC   0x001C0000
0436 #define AR_PHY_RESTART_DIV_GC_S 18
0437 #define AR_PHY_RESTART_ENA      0x01
0438 #define AR_PHY_DC_RESTART_DIS   0x40000000
0439 
0440 #define AR_PHY_TPC_OLPC_GAIN_DELTA_PAL_ON       0xFF000000
0441 #define AR_PHY_TPC_OLPC_GAIN_DELTA_PAL_ON_S     24
0442 #define AR_PHY_TPC_OLPC_GAIN_DELTA              0x00FF0000
0443 #define AR_PHY_TPC_OLPC_GAIN_DELTA_S            16
0444 
0445 #define AR_PHY_TPC_6_ERROR_EST_MODE             0x03000000
0446 #define AR_PHY_TPC_6_ERROR_EST_MODE_S           24
0447 
0448 /*
0449  * SM Register Map
0450  */
0451 #define AR_SM_BASE  0xa200
0452 
0453 #define AR_PHY_D2_CHIP_ID        (AR_SM_BASE + 0x0)
0454 #define AR_PHY_GEN_CTRL          (AR_SM_BASE + 0x4)
0455 #define AR_PHY_MODE              (AR_SM_BASE + 0x8)
0456 #define AR_PHY_ACTIVE            (AR_SM_BASE + 0xc)
0457 #define AR_PHY_SPUR_MASK_A       (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x18 : 0x20))
0458 #define AR_PHY_SPUR_MASK_B       (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x1c : 0x24))
0459 #define AR_PHY_SPECTRAL_SCAN     (AR_SM_BASE + 0x28)
0460 #define AR_PHY_RADAR_BW_FILTER   (AR_SM_BASE + 0x2c)
0461 #define AR_PHY_SEARCH_START_DELAY (AR_SM_BASE + 0x30)
0462 #define AR_PHY_MAX_RX_LEN        (AR_SM_BASE + 0x34)
0463 #define AR_PHY_FRAME_CTL         (AR_SM_BASE + 0x38)
0464 #define AR_PHY_RFBUS_REQ         (AR_SM_BASE + 0x3c)
0465 #define AR_PHY_RFBUS_GRANT       (AR_SM_BASE + 0x40)
0466 #define AR_PHY_RIFS              (AR_SM_BASE + 0x44)
0467 #define AR_PHY_RX_CLR_DELAY      (AR_SM_BASE + 0x50)
0468 #define AR_PHY_RX_DELAY          (AR_SM_BASE + 0x54)
0469 
0470 #define AR_PHY_XPA_TIMING_CTL    (AR_SM_BASE + 0x64)
0471 #define AR_PHY_MISC_PA_CTL       (AR_SM_BASE + 0x80)
0472 #define AR_PHY_SWITCH_CHAIN_0    (AR_SM_BASE + 0x84)
0473 #define AR_PHY_SWITCH_COM        (AR_SM_BASE + 0x88)
0474 #define AR_PHY_SWITCH_COM_2      (AR_SM_BASE + 0x8c)
0475 #define AR_PHY_RX_CHAINMASK      (AR_SM_BASE + 0xa0)
0476 #define AR_PHY_CAL_CHAINMASK     (AR_SM_BASE + 0xc0)
0477 #define AR_PHY_CALMODE           (AR_SM_BASE + 0xc8)
0478 #define AR_PHY_FCAL_1            (AR_SM_BASE + 0xcc)
0479 #define AR_PHY_FCAL_2_0          (AR_SM_BASE + 0xd0)
0480 #define AR_PHY_DFT_TONE_CTL_0    (AR_SM_BASE + 0xd4)
0481 #define AR_PHY_CL_CAL_CTL        (AR_SM_BASE + 0xd8)
0482 #define AR_PHY_CL_TAB_0          (AR_SM_BASE + 0x100)
0483 #define AR_PHY_SYNTH_CONTROL     (AR_SM_BASE + 0x140)
0484 #define AR_PHY_ADDAC_CLK_SEL     (AR_SM_BASE + 0x144)
0485 #define AR_PHY_PLL_CTL           (AR_SM_BASE + 0x148)
0486 #define AR_PHY_ANALOG_SWAP       (AR_SM_BASE + 0x14c)
0487 #define AR_PHY_ADDAC_PARA_CTL    (AR_SM_BASE + 0x150)
0488 #define AR_PHY_XPA_CFG           (AR_SM_BASE + 0x158)
0489 
0490 #define AR_PHY_FLC_PWR_THRESH       7
0491 #define AR_PHY_FLC_PWR_THRESH_S     0
0492 
0493 #define AR_PHY_FRAME_CTL_CF_OVERLAP_WINDOW  3
0494 #define AR_PHY_FRAME_CTL_CF_OVERLAP_WINDOW_S    0
0495 
0496 #define AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A           0x0001FC00
0497 #define AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A_S         10
0498 #define AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A                       0x3FF
0499 #define AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A_S                     0
0500 
0501 #define AR_PHY_TEST              (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x15c : 0x160))
0502 
0503 #define AR_PHY_TEST_BBB_OBS_SEL       0x780000
0504 #define AR_PHY_TEST_BBB_OBS_SEL_S     19
0505 
0506 #define AR_PHY_TEST_RX_OBS_SEL_BIT5_S 23
0507 #define AR_PHY_TEST_RX_OBS_SEL_BIT5   (1 << AR_PHY_TEST_RX_OBS_SEL_BIT5_S)
0508 
0509 #define AR_PHY_TEST_CHAIN_SEL      0xC0000000
0510 #define AR_PHY_TEST_CHAIN_SEL_S    30
0511 
0512 #define AR_PHY_TEST_CTL_STATUS   (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x160 : 0x164))
0513 #define AR_PHY_TEST_CTL_TSTDAC_EN         0x1
0514 #define AR_PHY_TEST_CTL_TSTDAC_EN_S       0
0515 #define AR_PHY_TEST_CTL_TX_OBS_SEL        0x1C
0516 #define AR_PHY_TEST_CTL_TX_OBS_SEL_S      2
0517 #define AR_PHY_TEST_CTL_TX_OBS_MUX_SEL    0x60
0518 #define AR_PHY_TEST_CTL_TX_OBS_MUX_SEL_S  5
0519 #define AR_PHY_TEST_CTL_TSTADC_EN         0x100
0520 #define AR_PHY_TEST_CTL_TSTADC_EN_S       8
0521 #define AR_PHY_TEST_CTL_RX_OBS_SEL        0x3C00
0522 #define AR_PHY_TEST_CTL_RX_OBS_SEL_S      10
0523 #define AR_PHY_TEST_CTL_DEBUGPORT_SEL     0xe0000000
0524 #define AR_PHY_TEST_CTL_DEBUGPORT_SEL_S   29
0525 
0526 
0527 #define AR_PHY_TSTDAC            (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x164 : 0x168))
0528 
0529 #define AR_PHY_CHAN_STATUS       (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x168 : 0x16c))
0530 
0531 #define AR_PHY_CHAN_INFO_MEMORY (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x16c : 0x170))
0532 #define AR_PHY_CHAN_INFO_MEMORY_CHANINFOMEM_S2_READ 0x00000008
0533 #define AR_PHY_CHAN_INFO_MEMORY_CHANINFOMEM_S2_READ_S   3
0534 
0535 #define AR_PHY_CHNINFO_NOISEPWR  (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x170 : 0x174))
0536 #define AR_PHY_CHNINFO_GAINDIFF  (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x174 : 0x178))
0537 #define AR_PHY_CHNINFO_FINETIM   (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x178 : 0x17c))
0538 #define AR_PHY_CHAN_INFO_GAIN_0  (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x17c : 0x180))
0539 #define AR_PHY_SCRAMBLER_SEED    (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x184 : 0x190))
0540 #define AR_PHY_CCK_TX_CTRL       (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x188 : 0x194))
0541 
0542 #define AR_PHY_HEAVYCLIP_CTL     (AR_SM_BASE + (AR_SREV_9561(ah) ? 0x198 : 0x1a4))
0543 #define AR_PHY_HEAVYCLIP_20      (AR_SM_BASE + 0x1a8)
0544 #define AR_PHY_HEAVYCLIP_40      (AR_SM_BASE + 0x1ac)
0545 #define AR_PHY_HEAVYCLIP_1   (AR_SM_BASE + 0x19c)
0546 #define AR_PHY_HEAVYCLIP_2   (AR_SM_BASE + 0x1a0)
0547 #define AR_PHY_HEAVYCLIP_3   (AR_SM_BASE + 0x1a4)
0548 #define AR_PHY_HEAVYCLIP_4   (AR_SM_BASE + 0x1a8)
0549 #define AR_PHY_HEAVYCLIP_5   (AR_SM_BASE + 0x1ac)
0550 #define AR_PHY_ILLEGAL_TXRATE    (AR_SM_BASE + 0x1b0)
0551 
0552 #define AR_PHY_POWER_TX_RATE(_d) (AR_SM_BASE + 0x1c0 + ((_d) << 2))
0553 
0554 #define AR_PHY_PWRTX_MAX         (AR_SM_BASE + 0x1f0)
0555 #define AR_PHY_POWER_TX_SUB      (AR_SM_BASE + 0x1f4)
0556 
0557 #define AR_PHY_TPC_1                (AR_SM_BASE + 0x1f8)
0558 #define AR_PHY_TPC_1_FORCED_DAC_GAIN        0x0000003e
0559 #define AR_PHY_TPC_1_FORCED_DAC_GAIN_S      1
0560 #define AR_PHY_TPC_1_FORCE_DAC_GAIN     0x00000001
0561 #define AR_PHY_TPC_1_FORCE_DAC_GAIN_S       0
0562 
0563 #define AR_PHY_TPC_4_B0             (AR_SM_BASE + 0x204)
0564 #define AR_PHY_TPC_5_B0             (AR_SM_BASE + 0x208)
0565 #define AR_PHY_TPC_6_B0             (AR_SM_BASE + 0x20c)
0566 
0567 #define AR_PHY_TPC_11_B0            (AR_SM_BASE + 0x220)
0568 #define AR_PHY_TPC_11_B1            (AR_SM1_BASE + 0x220)
0569 #define AR_PHY_TPC_11_B2            (AR_SM2_BASE + 0x220)
0570 #define AR_PHY_TPC_11_OLPC_GAIN_DELTA       0x00ff0000
0571 #define AR_PHY_TPC_11_OLPC_GAIN_DELTA_S     16
0572 
0573 #define AR_PHY_TPC_12               (AR_SM_BASE + 0x224)
0574 #define AR_PHY_TPC_12_DESIRED_SCALE_HT40_5  0x3e000000
0575 #define AR_PHY_TPC_12_DESIRED_SCALE_HT40_5_S    25
0576 
0577 #define AR_PHY_TPC_18               (AR_SM_BASE + 0x23c)
0578 #define AR_PHY_TPC_18_THERM_CAL_VALUE           0x000000ff
0579 #define AR_PHY_TPC_18_THERM_CAL_VALUE_S         0
0580 #define AR_PHY_TPC_18_VOLT_CAL_VALUE        0x0000ff00
0581 #define AR_PHY_TPC_18_VOLT_CAL_VALUE_S      8
0582 
0583 #define AR_PHY_TPC_19               (AR_SM_BASE + 0x240)
0584 #define AR_PHY_TPC_19_ALPHA_VOLT        0x001f0000
0585 #define AR_PHY_TPC_19_ALPHA_VOLT_S      16
0586 #define AR_PHY_TPC_19_ALPHA_THERM       0xff
0587 #define AR_PHY_TPC_19_ALPHA_THERM_S     0
0588 
0589 #define AR_PHY_TX_FORCED_GAIN               (AR_SM_BASE + 0x258)
0590 #define AR_PHY_TX_FORCED_GAIN_FORCE_TX_GAIN     0x00000001
0591 #define AR_PHY_TX_FORCED_GAIN_FORCE_TX_GAIN_S       0
0592 #define AR_PHY_TX_FORCED_GAIN_FORCED_TXBB1DBGAIN    0x0000000e
0593 #define AR_PHY_TX_FORCED_GAIN_FORCED_TXBB1DBGAIN_S  1
0594 #define AR_PHY_TX_FORCED_GAIN_FORCED_TXBB6DBGAIN    0x00000030
0595 #define AR_PHY_TX_FORCED_GAIN_FORCED_TXBB6DBGAIN_S  4
0596 #define AR_PHY_TX_FORCED_GAIN_FORCED_TXMXRGAIN      0x000003c0
0597 #define AR_PHY_TX_FORCED_GAIN_FORCED_TXMXRGAIN_S    6
0598 #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNA       0x00003c00
0599 #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNA_S     10
0600 #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNB       0x0003c000
0601 #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNB_S     14
0602 #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNC       0x003c0000
0603 #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNC_S     18
0604 #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGND       0x00c00000
0605 #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGND_S     22
0606 #define AR_PHY_TX_FORCED_GAIN_FORCED_ENABLE_PAL     0x01000000
0607 #define AR_PHY_TX_FORCED_GAIN_FORCED_ENABLE_PAL_S   24
0608 
0609 
0610 #define AR_PHY_PDADC_TAB_0       (AR_SM_BASE + 0x280)
0611 
0612 #define AR_PHY_TXGAIN_TABLE      (AR_SM_BASE + 0x300)
0613 
0614 #define AR_PHY_TX_IQCAL_CONTROL_0   (AR_SM_BASE + (AR_SREV_9485(ah) ? \
0615                          0x3c4 : 0x444))
0616 #define AR_PHY_TX_IQCAL_CONTROL_1   (AR_SM_BASE + (AR_SREV_9485(ah) ? \
0617                          0x3c8 : 0x448))
0618 #define AR_PHY_TX_IQCAL_START       (AR_SM_BASE + (AR_SREV_9485(ah) ? \
0619                          0x3c4 : 0x440))
0620 #define AR_PHY_TX_IQCAL_STATUS_B0   (AR_SM_BASE + (AR_SREV_9485(ah) ? \
0621                          0x3f0 : 0x48c))
0622 #define AR_PHY_TX_IQCAL_CORR_COEFF_B0(_i)    (AR_SM_BASE + \
0623                          (AR_SREV_9485(ah) ? \
0624                           0x3d0 : 0x450) + ((_i) << 2))
0625 #define AR_PHY_RTT_CTRL         (AR_SM_BASE + 0x380)
0626 
0627 #define AR_PHY_WATCHDOG_STATUS      (AR_SM_BASE + 0x5c0)
0628 #define AR_PHY_WATCHDOG_CTL_1       (AR_SM_BASE + 0x5c4)
0629 #define AR_PHY_WATCHDOG_CTL_2       (AR_SM_BASE + 0x5c8)
0630 #define AR_PHY_WATCHDOG_CTL         (AR_SM_BASE + 0x5cc)
0631 #define AR_PHY_ONLY_WARMRESET       (AR_SM_BASE + 0x5d0)
0632 #define AR_PHY_ONLY_CTL             (AR_SM_BASE + 0x5d4)
0633 #define AR_PHY_ECO_CTRL             (AR_SM_BASE + 0x5dc)
0634 
0635 #define AR_PHY_BB_THERM_ADC_1               (AR_SM_BASE + 0x248)
0636 #define AR_PHY_BB_THERM_ADC_1_INIT_THERM        0x000000ff
0637 #define AR_PHY_BB_THERM_ADC_1_INIT_THERM_S      0
0638 
0639 #define AR_PHY_BB_THERM_ADC_3               (AR_SM_BASE + 0x250)
0640 #define AR_PHY_BB_THERM_ADC_3_THERM_ADC_SCALE_GAIN  0x0001ff00
0641 #define AR_PHY_BB_THERM_ADC_3_THERM_ADC_SCALE_GAIN_S    8
0642 #define AR_PHY_BB_THERM_ADC_3_THERM_ADC_OFFSET      0x000000ff
0643 #define AR_PHY_BB_THERM_ADC_3_THERM_ADC_OFFSET_S    0
0644 
0645 #define AR_PHY_BB_THERM_ADC_4               (AR_SM_BASE + 0x254)
0646 #define AR_PHY_BB_THERM_ADC_4_LATEST_THERM_VALUE    0x000000ff
0647 #define AR_PHY_BB_THERM_ADC_4_LATEST_THERM_VALUE_S  0
0648 #define AR_PHY_BB_THERM_ADC_4_LATEST_VOLT_VALUE     0x0000ff00
0649 #define AR_PHY_BB_THERM_ADC_4_LATEST_VOLT_VALUE_S   8
0650 
0651 #define AR_PHY_65NM_CH0_TXRF3       0x16048
0652 #define AR_PHY_65NM_CH0_TXRF3_CAPDIV2G      0x0000001e
0653 #define AR_PHY_65NM_CH0_TXRF3_CAPDIV2G_S    1
0654 
0655 #define AR_PHY_65NM_CH0_SYNTH4      0x1608c
0656 #define AR_PHY_SYNTH4_LONG_SHIFT_SELECT   ((AR_SREV_9462(ah) || AR_SREV_9565(ah)) ? 0x00000001 : 0x00000002)
0657 #define AR_PHY_SYNTH4_LONG_SHIFT_SELECT_S ((AR_SREV_9462(ah) || AR_SREV_9565(ah)) ? 0 : 1)
0658 #define AR_PHY_65NM_CH0_SYNTH7      0x16098
0659 #define AR_PHY_65NM_CH0_SYNTH12     0x160ac
0660 #define AR_PHY_65NM_CH0_BIAS1       0x160c0
0661 #define AR_PHY_65NM_CH0_BIAS2       0x160c4
0662 #define AR_PHY_65NM_CH0_BIAS4       0x160cc
0663 #define AR_PHY_65NM_CH0_RXTX2       0x16104
0664 #define AR_PHY_65NM_CH1_RXTX2       0x16504
0665 #define AR_PHY_65NM_CH2_RXTX2       0x16904
0666 #define AR_PHY_65NM_CH0_RXTX4       0x1610c
0667 #define AR_PHY_65NM_CH1_RXTX4       0x1650c
0668 #define AR_PHY_65NM_CH2_RXTX4       0x1690c
0669 
0670 #define AR_PHY_65NM_CH0_BB1         0x16140
0671 #define AR_PHY_65NM_CH0_BB2         0x16144
0672 #define AR_PHY_65NM_CH0_BB3         0x16148
0673 #define AR_PHY_65NM_CH1_BB1         0x16540
0674 #define AR_PHY_65NM_CH1_BB2         0x16544
0675 #define AR_PHY_65NM_CH1_BB3         0x16548
0676 #define AR_PHY_65NM_CH2_BB1         0x16940
0677 #define AR_PHY_65NM_CH2_BB2         0x16944
0678 #define AR_PHY_65NM_CH2_BB3         0x16948
0679 
0680 #define AR_PHY_65NM_CH0_SYNTH12_VREFMUL3           0x00780000
0681 #define AR_PHY_65NM_CH0_SYNTH12_VREFMUL3_S         19
0682 #define AR_PHY_65NM_CH0_RXTX2_SYNTHON_MASK         0x00000004
0683 #define AR_PHY_65NM_CH0_RXTX2_SYNTHON_MASK_S       2
0684 #define AR_PHY_65NM_CH0_RXTX2_SYNTHOVR_MASK        0x00000008
0685 #define AR_PHY_65NM_CH0_RXTX2_SYNTHOVR_MASK_S      3
0686 
0687 #define AR_CH0_TOP  (AR_SREV_9300(ah) ? 0x16288 : \
0688              (((AR_SREV_9462(ah) || AR_SREV_9565(ah)) ? 0x1628c : 0x16280)))
0689 #define AR_CH0_TOP_XPABIASLVL (AR_SREV_9550(ah) ? 0x3c0 : 0x300)
0690 #define AR_CH0_TOP_XPABIASLVL_S (AR_SREV_9550(ah) ? 6 : 8)
0691 
0692 #define AR_SWITCH_TABLE_COM_ALL (0xffff)
0693 #define AR_SWITCH_TABLE_COM_ALL_S (0)
0694 #define AR_SWITCH_TABLE_COM_AR9462_ALL (0xffffff)
0695 #define AR_SWITCH_TABLE_COM_AR9462_ALL_S (0)
0696 #define AR_SWITCH_TABLE_COM_AR9550_ALL (0xffffff)
0697 #define AR_SWITCH_TABLE_COM_AR9550_ALL_S (0)
0698 #define AR_SWITCH_TABLE_COM_SPDT (0x00f00000)
0699 #define AR_SWITCH_TABLE_COM_SPDT_ALL (0x0000fff0)
0700 #define AR_SWITCH_TABLE_COM_SPDT_ALL_S (4)
0701 
0702 #define AR_SWITCH_TABLE_COM2_ALL (0xffffff)
0703 #define AR_SWITCH_TABLE_COM2_ALL_S (0)
0704 
0705 #define AR_SWITCH_TABLE_ALL (0xfff)
0706 #define AR_SWITCH_TABLE_ALL_S (0)
0707 
0708 #define AR_CH0_THERM       (AR_SREV_9300(ah) ? 0x16290 :\
0709                 ((AR_SREV_9462(ah) || AR_SREV_9565(ah)) ? 0x16294 : 0x1628c))
0710 #define AR_CH0_THERM_XPABIASLVL_MSB 0x3
0711 #define AR_CH0_THERM_XPABIASLVL_MSB_S 0
0712 #define AR_CH0_THERM_XPASHORT2GND 0x4
0713 #define AR_CH0_THERM_XPASHORT2GND_S 2
0714 
0715 #define AR_CH0_THERM_LOCAL   0x80000000
0716 #define AR_CH0_THERM_START   0x20000000
0717 #define AR_CH0_THERM_SAR_ADC_OUT   0x0000ff00
0718 #define AR_CH0_THERM_SAR_ADC_OUT_S 8
0719 
0720 #define AR_CH0_TOP2     (AR_SREV_9300(ah) ? 0x1628c : \
0721                     (AR_SREV_9462(ah) ? 0x16290 : 0x16284))
0722 #define AR_CH0_TOP2_XPABIASLVL      (AR_SREV_9561(ah) ? 0x1e00 : 0xf000)
0723 #define AR_CH0_TOP2_XPABIASLVL_S    (AR_SREV_9561(ah) ? 9 : 12)
0724 
0725 #define AR_CH0_XTAL     (AR_SREV_9300(ah) ? 0x16294 : \
0726                  ((AR_SREV_9462(ah) || AR_SREV_9565(ah)) ? 0x16298 : \
0727                   (AR_SREV_9561(ah) ? 0x162c0 : 0x16290)))
0728 #define AR_CH0_XTAL_CAPINDAC    0x7f000000
0729 #define AR_CH0_XTAL_CAPINDAC_S  24
0730 #define AR_CH0_XTAL_CAPOUTDAC   0x00fe0000
0731 #define AR_CH0_XTAL_CAPOUTDAC_S 17
0732 
0733 #define AR_PHY_PMU1     ((AR_SREV_9462(ah) || AR_SREV_9565(ah)) ? 0x16340 : \
0734                  (AR_SREV_9561(ah) ? 0x16cc0 : 0x16c40))
0735 #define AR_PHY_PMU1_PWD     0x1
0736 #define AR_PHY_PMU1_PWD_S   0
0737 
0738 #define AR_PHY_PMU2     ((AR_SREV_9462(ah) || AR_SREV_9565(ah)) ? 0x16344 : \
0739                  (AR_SREV_9561(ah) ? 0x16cc4 : 0x16c44))
0740 #define AR_PHY_PMU2_PGM     0x00200000
0741 #define AR_PHY_PMU2_PGM_S   21
0742 
0743 #define AR_PHY_RX1DB_BIQUAD_LONG_SHIFT      0x00380000
0744 #define AR_PHY_RX1DB_BIQUAD_LONG_SHIFT_S    19
0745 #define AR_PHY_RX6DB_BIQUAD_LONG_SHIFT      0x00c00000
0746 #define AR_PHY_RX6DB_BIQUAD_LONG_SHIFT_S    22
0747 #define AR_PHY_LNAGAIN_LONG_SHIFT       0xe0000000
0748 #define AR_PHY_LNAGAIN_LONG_SHIFT_S     29
0749 #define AR_PHY_MXRGAIN_LONG_SHIFT       0x03000000
0750 #define AR_PHY_MXRGAIN_LONG_SHIFT_S     24
0751 #define AR_PHY_VGAGAIN_LONG_SHIFT       0x1c000000
0752 #define AR_PHY_VGAGAIN_LONG_SHIFT_S     26
0753 #define AR_PHY_SCFIR_GAIN_LONG_SHIFT        0x00000001
0754 #define AR_PHY_SCFIR_GAIN_LONG_SHIFT_S      0
0755 #define AR_PHY_MANRXGAIN_LONG_SHIFT     0x00000002
0756 #define AR_PHY_MANRXGAIN_LONG_SHIFT_S       1
0757 
0758 /*
0759  * SM Field Definitions
0760  */
0761 #define AR_PHY_CL_CAL_ENABLE          0x00000002
0762 #define AR_PHY_PARALLEL_CAL_ENABLE    0x00000001
0763 #define AR_PHY_TPCRG1_PD_CAL_ENABLE   0x00400000
0764 #define AR_PHY_TPCRG1_PD_CAL_ENABLE_S 22
0765 
0766 #define AR_PHY_ADDAC_PARACTL_OFF_PWDADC 0x00008000
0767 
0768 #define AR_PHY_FCAL20_CAP_STATUS_0    0x01f00000
0769 #define AR_PHY_FCAL20_CAP_STATUS_0_S  20
0770 
0771 #define AR_PHY_RFBUS_REQ_EN     0x00000001  /* request for RF bus */
0772 #define AR_PHY_RFBUS_GRANT_EN   0x00000001  /* RF bus granted */
0773 #define AR_PHY_GC_TURBO_MODE       0x00000001  /* set turbo mode bits */
0774 #define AR_PHY_GC_TURBO_SHORT      0x00000002  /* set short symbols to turbo mode setting */
0775 #define AR_PHY_GC_DYN2040_EN       0x00000004  /* enable dyn 20/40 mode */
0776 #define AR_PHY_GC_DYN2040_PRI_ONLY 0x00000008  /* dyn 20/40 - primary only */
0777 #define AR_PHY_GC_DYN2040_PRI_CH   0x00000010  /* dyn 20/40 - primary ch offset (0=+10MHz, 1=-10MHz)*/
0778 #define AR_PHY_GC_DYN2040_PRI_CH_S 4
0779 #define AR_PHY_GC_DYN2040_EXT_CH   0x00000020  /* dyn 20/40 - ext ch spacing (0=20MHz/ 1=25MHz) */
0780 #define AR_PHY_GC_HT_EN            0x00000040  /* ht enable */
0781 #define AR_PHY_GC_SHORT_GI_40      0x00000080  /* allow short GI for HT 40 */
0782 #define AR_PHY_GC_WALSH            0x00000100  /* walsh spatial spreading for 2 chains,2 streams TX */
0783 #define AR_PHY_GC_SINGLE_HT_LTF1   0x00000200  /* single length (4us) 1st HT long training symbol */
0784 #define AR_PHY_GC_GF_DETECT_EN     0x00000400  /* enable Green Field detection. Only affects rx, not tx */
0785 #define AR_PHY_GC_ENABLE_DAC_FIFO  0x00000800  /* fifo between bb and dac */
0786 #define AR_PHY_RX_DELAY_DELAY      0x00003FFF  /* delay from wakeup to rx ena */
0787 
0788 #define AR_PHY_CALMODE_IQ           0x00000000
0789 #define AR_PHY_CALMODE_ADC_GAIN     0x00000001
0790 #define AR_PHY_CALMODE_ADC_DC_PER   0x00000002
0791 #define AR_PHY_CALMODE_ADC_DC_INIT  0x00000003
0792 #define AR_PHY_SWAP_ALT_CHAIN       0x00000040
0793 #define AR_PHY_MODE_OFDM            0x00000000
0794 #define AR_PHY_MODE_CCK             0x00000001
0795 #define AR_PHY_MODE_DYNAMIC         0x00000004
0796 #define AR_PHY_MODE_DYNAMIC_S       2
0797 #define AR_PHY_MODE_HALF            0x00000020
0798 #define AR_PHY_MODE_QUARTER         0x00000040
0799 #define AR_PHY_MAC_CLK_MODE         0x00000080
0800 #define AR_PHY_MODE_DYN_CCK_DISABLE 0x00000100
0801 #define AR_PHY_MODE_SVD_HALF        0x00000200
0802 #define AR_PHY_ACTIVE_EN    0x00000001
0803 #define AR_PHY_ACTIVE_DIS   0x00000000
0804 #define AR_PHY_FORCE_XPA_CFG    0x000000001
0805 #define AR_PHY_FORCE_XPA_CFG_S  0
0806 #define AR_PHY_XPA_TIMING_CTL_TX_END_XPAB_OFF    0xFF000000
0807 #define AR_PHY_XPA_TIMING_CTL_TX_END_XPAB_OFF_S  24
0808 #define AR_PHY_XPA_TIMING_CTL_TX_END_XPAA_OFF    0x00FF0000
0809 #define AR_PHY_XPA_TIMING_CTL_TX_END_XPAA_OFF_S  16
0810 #define AR_PHY_XPA_TIMING_CTL_FRAME_XPAB_ON      0x0000FF00
0811 #define AR_PHY_XPA_TIMING_CTL_FRAME_XPAB_ON_S    8
0812 #define AR_PHY_XPA_TIMING_CTL_FRAME_XPAA_ON      0x000000FF
0813 #define AR_PHY_XPA_TIMING_CTL_FRAME_XPAA_ON_S    0
0814 #define AR_PHY_TX_END_TO_A2_RX_ON       0x00FF0000
0815 #define AR_PHY_TX_END_TO_A2_RX_ON_S     16
0816 #define AR_PHY_TX_END_DATA_START  0x000000FF
0817 #define AR_PHY_TX_END_DATA_START_S  0
0818 #define AR_PHY_TX_END_PA_ON       0x0000FF00
0819 #define AR_PHY_TX_END_PA_ON_S       8
0820 #define AR_PHY_TPCRG5_PD_GAIN_OVERLAP   0x0000000F
0821 #define AR_PHY_TPCRG5_PD_GAIN_OVERLAP_S     0
0822 #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1    0x000003F0
0823 #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1_S  4
0824 #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2    0x0000FC00
0825 #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2_S  10
0826 #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3    0x003F0000
0827 #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3_S  16
0828 #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4    0x0FC00000
0829 #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4_S  22
0830 #define AR_PHY_TPCRG1_NUM_PD_GAIN   0x0000c000
0831 #define AR_PHY_TPCRG1_NUM_PD_GAIN_S 14
0832 #define AR_PHY_TPCRG1_PD_GAIN_1    0x00030000
0833 #define AR_PHY_TPCRG1_PD_GAIN_1_S  16
0834 #define AR_PHY_TPCRG1_PD_GAIN_2    0x000C0000
0835 #define AR_PHY_TPCRG1_PD_GAIN_2_S  18
0836 #define AR_PHY_TPCRG1_PD_GAIN_3    0x00300000
0837 #define AR_PHY_TPCRG1_PD_GAIN_3_S  20
0838 #define AR_PHY_TPCGR1_FORCED_DAC_GAIN   0x0000003e
0839 #define AR_PHY_TPCGR1_FORCED_DAC_GAIN_S 1
0840 #define AR_PHY_TPCGR1_FORCE_DAC_GAIN    0x00000001
0841 #define AR_PHY_TXGAIN_FORCE               0x00000001
0842 #define AR_PHY_TXGAIN_FORCE_S         0
0843 #define AR_PHY_TXGAIN_FORCED_PADVGNRA     0x00003c00
0844 #define AR_PHY_TXGAIN_FORCED_PADVGNRA_S   10
0845 #define AR_PHY_TXGAIN_FORCED_PADVGNRB     0x0003c000
0846 #define AR_PHY_TXGAIN_FORCED_PADVGNRB_S   14
0847 #define AR_PHY_TXGAIN_FORCED_PADVGNRD     0x00c00000
0848 #define AR_PHY_TXGAIN_FORCED_PADVGNRD_S   22
0849 #define AR_PHY_TXGAIN_FORCED_TXMXRGAIN    0x000003c0
0850 #define AR_PHY_TXGAIN_FORCED_TXMXRGAIN_S  6
0851 #define AR_PHY_TXGAIN_FORCED_TXBB1DBGAIN  0x0000000e
0852 #define AR_PHY_TXGAIN_FORCED_TXBB1DBGAIN_S 1
0853 
0854 #define AR_PHY_POWER_TX_RATE1   0x9934
0855 #define AR_PHY_POWER_TX_RATE2   0x9938
0856 #define AR_PHY_POWER_TX_RATE_MAX    0x993c
0857 #define AR_PHY_POWER_TX_RATE_MAX_TPC_ENABLE 0x00000040
0858 #define PHY_AGC_CLR             0x10000000
0859 #define RFSILENT_BB             0x00002000
0860 #define AR_PHY_CHAN_INFO_GAIN_DIFF_PPM_MASK          0xFFF
0861 #define AR_PHY_CHAN_INFO_GAIN_DIFF_PPM_SIGNED_BIT    0x800
0862 #define AR_PHY_CHAN_INFO_GAIN_DIFF_UPPER_LIMIT         320
0863 #define AR_PHY_CHAN_INFO_MEMORY_CAPTURE_MASK         0x0001
0864 #define AR_PHY_RX_DELAY_DELAY   0x00003FFF
0865 #define AR_PHY_CCK_TX_CTRL_JAPAN    0x00000010
0866 
0867 #define AR_PHY_SPECTRAL_SCAN_ENABLE           0x00000001
0868 #define AR_PHY_SPECTRAL_SCAN_ENABLE_S         0
0869 #define AR_PHY_SPECTRAL_SCAN_ACTIVE           0x00000002
0870 #define AR_PHY_SPECTRAL_SCAN_ACTIVE_S         1
0871 #define AR_PHY_SPECTRAL_SCAN_FFT_PERIOD       0x000000F0
0872 #define AR_PHY_SPECTRAL_SCAN_FFT_PERIOD_S     4
0873 #define AR_PHY_SPECTRAL_SCAN_PERIOD           0x0000FF00
0874 #define AR_PHY_SPECTRAL_SCAN_PERIOD_S         8
0875 #define AR_PHY_SPECTRAL_SCAN_COUNT            0x0FFF0000
0876 #define AR_PHY_SPECTRAL_SCAN_COUNT_S          16
0877 #define AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT     0x10000000
0878 #define AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT_S   28
0879 #define AR_PHY_SPECTRAL_SCAN_PRIORITY         0x20000000
0880 #define AR_PHY_SPECTRAL_SCAN_PRIORITY_S       29
0881 #define AR_PHY_SPECTRAL_SCAN_USE_ERR5         0x40000000
0882 #define AR_PHY_SPECTRAL_SCAN_USE_ERR5_S       30
0883 #define AR_PHY_SPECTRAL_SCAN_COMPRESSED_RPT   0x80000000
0884 #define AR_PHY_SPECTRAL_SCAN_COMPRESSED_RPT_S 31
0885 
0886 #define AR_PHY_CHANNEL_STATUS_RX_CLEAR      0x00000004
0887 #define AR_PHY_RTT_CTRL_ENA_RADIO_RETENTION     0x00000001
0888 #define AR_PHY_RTT_CTRL_ENA_RADIO_RETENTION_S   0
0889 #define AR_PHY_RTT_CTRL_RESTORE_MASK            0x0000007E
0890 #define AR_PHY_RTT_CTRL_RESTORE_MASK_S          1
0891 #define AR_PHY_RTT_CTRL_FORCE_RADIO_RESTORE     0x00000080
0892 #define AR_PHY_RTT_CTRL_FORCE_RADIO_RESTORE_S   7
0893 #define AR_PHY_RTT_SW_RTT_TABLE_ACCESS          0x00000001
0894 #define AR_PHY_RTT_SW_RTT_TABLE_ACCESS_S        0
0895 #define AR_PHY_RTT_SW_RTT_TABLE_WRITE           0x00000002
0896 #define AR_PHY_RTT_SW_RTT_TABLE_WRITE_S         1
0897 #define AR_PHY_RTT_SW_RTT_TABLE_ADDR            0x0000001C
0898 #define AR_PHY_RTT_SW_RTT_TABLE_ADDR_S          2
0899 #define AR_PHY_RTT_SW_RTT_TABLE_DATA            0xFFFFFFF0
0900 #define AR_PHY_RTT_SW_RTT_TABLE_DATA_S          4
0901 #define AR_PHY_TX_IQCAL_CONTROL_0_ENABLE_TXIQ_CAL                   0x80000000
0902 #define AR_PHY_TX_IQCAL_CONTROL_0_ENABLE_TXIQ_CAL_S                         31
0903 #define AR_PHY_TX_IQCAL_CONTROL_1_IQCORR_I_Q_COFF_DELPT             0x01fc0000
0904 #define AR_PHY_TX_IQCAL_CONTROL_1_IQCORR_I_Q_COFF_DELPT_S                   18
0905 #define AR_PHY_TX_IQCAL_START_DO_CAL        0x00000001
0906 #define AR_PHY_TX_IQCAL_START_DO_CAL_S      0
0907 
0908 #define AR_PHY_TX_IQCAL_STATUS_FAILED    0x00000001
0909 #define AR_PHY_CALIBRATED_GAINS_0    0x3e
0910 #define AR_PHY_CALIBRATED_GAINS_0_S  1
0911 
0912 #define AR_PHY_TX_IQCAL_CORR_COEFF_00_COEFF_TABLE      0x00003fff
0913 #define AR_PHY_TX_IQCAL_CORR_COEFF_00_COEFF_TABLE_S    0
0914 #define AR_PHY_TX_IQCAL_CORR_COEFF_01_COEFF_TABLE      0x0fffc000
0915 #define AR_PHY_TX_IQCAL_CORR_COEFF_01_COEFF_TABLE_S    14
0916 
0917 #define AR_PHY_65NM_CH0_RXTX4_THERM_ON          0x10000000
0918 #define AR_PHY_65NM_CH0_RXTX4_THERM_ON_S        28
0919 #define AR_PHY_65NM_CH0_RXTX4_THERM_ON_OVR      0x20000000
0920 #define AR_PHY_65NM_CH0_RXTX4_THERM_ON_OVR_S    29
0921 
0922 #define AR_PHY_65NM_RXTX4_XLNA_BIAS     0xC0000000
0923 #define AR_PHY_65NM_RXTX4_XLNA_BIAS_S       30
0924 
0925 /*
0926  * Channel 1 Register Map
0927  */
0928 #define AR_CHAN1_BASE   0xa800
0929 
0930 #define AR_PHY_EXT_CCA_1            (AR_CHAN1_BASE + 0x30)
0931 #define AR_PHY_TX_PHASE_RAMP_1      (AR_CHAN1_BASE + 0xd0)
0932 #define AR_PHY_ADC_GAIN_DC_CORR_1   (AR_CHAN1_BASE + 0xd4)
0933 
0934 #define AR_PHY_SPUR_REPORT_1        (AR_CHAN1_BASE + 0xa8)
0935 #define AR_PHY_CHAN_INFO_TAB_1      (AR_CHAN1_BASE + 0x300)
0936 #define AR_PHY_RX_IQCAL_CORR_B1     (AR_CHAN1_BASE + 0xdc)
0937 
0938 /*
0939  * Channel 1 Field Definitions
0940  */
0941 #define AR_PHY_CH1_EXT_MINCCA_PWR   0x01FF0000
0942 #define AR_PHY_CH1_EXT_MINCCA_PWR_S 16
0943 
0944 /*
0945  * AGC 1 Register Map
0946  */
0947 #define AR_AGC1_BASE    0xae00
0948 
0949 #define AR_PHY_FORCEMAX_GAINS_1      (AR_AGC1_BASE + 0x4)
0950 #define AR_PHY_EXT_ATTEN_CTL_1       (AR_AGC1_BASE + 0x18)
0951 #define AR_PHY_CCA_1                 (AR_AGC1_BASE + 0x1c)
0952 #define AR_PHY_CCA_CTRL_1            (AR_AGC1_BASE + 0x20)
0953 #define AR_PHY_RSSI_1                (AR_AGC1_BASE + 0x180)
0954 #define AR_PHY_SPUR_CCK_REP_1        (AR_AGC1_BASE + 0x184)
0955 #define AR_PHY_RX_OCGAIN_2           (AR_AGC1_BASE + 0x200)
0956 
0957 /*
0958  * AGC 1 Field Definitions
0959  */
0960 #define AR_PHY_CH1_MINCCA_PWR   0x1FF00000
0961 #define AR_PHY_CH1_MINCCA_PWR_S 20
0962 
0963 /*
0964  * SM 1 Register Map
0965  */
0966 #define AR_SM1_BASE 0xb200
0967 
0968 #define AR_PHY_SWITCH_CHAIN_1   (AR_SM1_BASE + 0x84)
0969 #define AR_PHY_FCAL_2_1         (AR_SM1_BASE + 0xd0)
0970 #define AR_PHY_DFT_TONE_CTL_1   (AR_SM1_BASE + 0xd4)
0971 #define AR_PHY_CL_TAB_1         (AR_SM1_BASE + 0x100)
0972 #define AR_PHY_CHAN_INFO_GAIN_1 (AR_SM1_BASE + 0x180)
0973 #define AR_PHY_TPC_4_B1         (AR_SM1_BASE + 0x204)
0974 #define AR_PHY_TPC_5_B1         (AR_SM1_BASE + 0x208)
0975 #define AR_PHY_TPC_6_B1         (AR_SM1_BASE + 0x20c)
0976 #define AR_PHY_TPC_11_B1        (AR_SM1_BASE + 0x220)
0977 #define AR_PHY_PDADC_TAB_1  (AR_SM1_BASE + (AR_SREV_9462_20_OR_LATER(ah) ? \
0978                     0x280 : 0x240))
0979 #define AR_PHY_TPC_19_B1    (AR_SM1_BASE + 0x240)
0980 #define AR_PHY_TPC_19_B1_ALPHA_THERM        0xff
0981 #define AR_PHY_TPC_19_B1_ALPHA_THERM_S      0
0982 #define AR_PHY_TX_IQCAL_STATUS_B1   (AR_SM1_BASE + 0x48c)
0983 #define AR_PHY_TX_IQCAL_CORR_COEFF_B1(_i)    (AR_SM1_BASE + 0x450 + ((_i) << 2))
0984 
0985 #define AR_PHY_RTT_TABLE_SW_INTF_B(i)   (0x384 + ((i) ? \
0986                     AR_SM1_BASE : AR_SM_BASE))
0987 #define AR_PHY_RTT_TABLE_SW_INTF_1_B(i) (0x388 + ((i) ? \
0988                     AR_SM1_BASE : AR_SM_BASE))
0989 /*
0990  * Channel 2 Register Map
0991  */
0992 #define AR_CHAN2_BASE   0xb800
0993 
0994 #define AR_PHY_EXT_CCA_2            (AR_CHAN2_BASE + 0x30)
0995 #define AR_PHY_TX_PHASE_RAMP_2      (AR_CHAN2_BASE + 0xd0)
0996 #define AR_PHY_ADC_GAIN_DC_CORR_2   (AR_CHAN2_BASE + 0xd4)
0997 
0998 #define AR_PHY_SPUR_REPORT_2        (AR_CHAN2_BASE + 0xa8)
0999 #define AR_PHY_CHAN_INFO_TAB_2      (AR_CHAN2_BASE + 0x300)
1000 #define AR_PHY_RX_IQCAL_CORR_B2     (AR_CHAN2_BASE + 0xdc)
1001 
1002 /*
1003  * Channel 2 Field Definitions
1004  */
1005 #define AR_PHY_CH2_EXT_MINCCA_PWR   0x01FF0000
1006 #define AR_PHY_CH2_EXT_MINCCA_PWR_S 16
1007 /*
1008  * AGC 2 Register Map
1009  */
1010 #define AR_AGC2_BASE    0xbe00
1011 
1012 #define AR_PHY_FORCEMAX_GAINS_2      (AR_AGC2_BASE + 0x4)
1013 #define AR_PHY_EXT_ATTEN_CTL_2       (AR_AGC2_BASE + 0x18)
1014 #define AR_PHY_CCA_2                 (AR_AGC2_BASE + 0x1c)
1015 #define AR_PHY_CCA_CTRL_2            (AR_AGC2_BASE + 0x20)
1016 #define AR_PHY_RSSI_2                (AR_AGC2_BASE + 0x180)
1017 
1018 /*
1019  * AGC 2 Field Definitions
1020  */
1021 #define AR_PHY_CH2_MINCCA_PWR   0x1FF00000
1022 #define AR_PHY_CH2_MINCCA_PWR_S 20
1023 
1024 /*
1025  * SM 2 Register Map
1026  */
1027 #define AR_SM2_BASE 0xc200
1028 
1029 #define AR_PHY_SWITCH_CHAIN_2    (AR_SM2_BASE + 0x84)
1030 #define AR_PHY_FCAL_2_2          (AR_SM2_BASE + 0xd0)
1031 #define AR_PHY_DFT_TONE_CTL_2    (AR_SM2_BASE + 0xd4)
1032 #define AR_PHY_CL_TAB_2          (AR_SM2_BASE + 0x100)
1033 #define AR_PHY_CHAN_INFO_GAIN_2  (AR_SM2_BASE + 0x180)
1034 #define AR_PHY_TPC_4_B2          (AR_SM2_BASE + 0x204)
1035 #define AR_PHY_TPC_5_B2          (AR_SM2_BASE + 0x208)
1036 #define AR_PHY_TPC_6_B2          (AR_SM2_BASE + 0x20c)
1037 #define AR_PHY_TPC_11_B2         (AR_SM2_BASE + 0x220)
1038 #define AR_PHY_TPC_19_B2         (AR_SM2_BASE + 0x240)
1039 #define AR_PHY_TX_IQCAL_STATUS_B2   (AR_SM2_BASE + 0x48c)
1040 #define AR_PHY_TX_IQCAL_CORR_COEFF_B2(_i)    (AR_SM2_BASE + 0x450 + ((_i) << 2))
1041 
1042 #define AR_PHY_TX_IQCAL_STATUS_B2_FAILED    0x00000001
1043 
1044 /*
1045  * AGC 3 Register Map
1046  */
1047 #define AR_AGC3_BASE    0xce00
1048 
1049 #define AR_PHY_RSSI_3            (AR_AGC3_BASE + 0x180)
1050 
1051 /* GLB Registers */
1052 #define AR_GLB_BASE 0x20000
1053 #define AR_GLB_GPIO_CONTROL (AR_GLB_BASE)
1054 #define AR_PHY_GLB_CONTROL  (AR_GLB_BASE + 0x44)
1055 #define AR_GLB_SCRATCH(_ah) (AR_GLB_BASE + \
1056                     (AR_SREV_9462_20_OR_LATER(_ah) ? 0x4c : 0x50))
1057 #define AR_GLB_STATUS       (AR_GLB_BASE + 0x48)
1058 
1059 /*
1060  * Misc helper defines
1061  */
1062 #define AR_PHY_CHAIN_OFFSET     (AR_CHAN1_BASE - AR_CHAN_BASE)
1063 
1064 #define AR_PHY_NEW_ADC_DC_GAIN_CORR(_i) (AR_PHY_ADC_GAIN_DC_CORR_0 + (AR_PHY_CHAIN_OFFSET * (_i)))
1065 #define AR_PHY_NEW_ADC_DC_GAIN_CORR_9300_10(_i) (AR_PHY_ADC_GAIN_DC_CORR_0_9300_10 + (AR_PHY_CHAIN_OFFSET * (_i)))
1066 #define AR_PHY_SWITCH_CHAIN(_i)     (AR_PHY_SWITCH_CHAIN_0 + (AR_PHY_CHAIN_OFFSET * (_i)))
1067 #define AR_PHY_EXT_ATTEN_CTL(_i)    (AR_PHY_EXT_ATTEN_CTL_0 + (AR_PHY_CHAIN_OFFSET * (_i)))
1068 
1069 #define AR_PHY_RXGAIN(_i)           (AR_PHY_FORCEMAX_GAINS_0 + (AR_PHY_CHAIN_OFFSET * (_i)))
1070 #define AR_PHY_TPCRG5(_i)           (AR_PHY_TPC_5_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))
1071 #define AR_PHY_PDADC_TAB(_i)        (AR_PHY_PDADC_TAB_0 + (AR_PHY_CHAIN_OFFSET * (_i)))
1072 
1073 #define AR_PHY_CAL_MEAS_0(_i)       (AR_PHY_IQ_ADC_MEAS_0_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))
1074 #define AR_PHY_CAL_MEAS_1(_i)       (AR_PHY_IQ_ADC_MEAS_1_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))
1075 #define AR_PHY_CAL_MEAS_2(_i)       (AR_PHY_IQ_ADC_MEAS_2_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))
1076 #define AR_PHY_CAL_MEAS_3(_i)       (AR_PHY_IQ_ADC_MEAS_3_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))
1077 #define AR_PHY_CAL_MEAS_0_9300_10(_i) (AR_PHY_IQ_ADC_MEAS_0_B0_9300_10 + (AR_PHY_CHAIN_OFFSET * (_i)))
1078 #define AR_PHY_CAL_MEAS_1_9300_10(_i) (AR_PHY_IQ_ADC_MEAS_1_B0_9300_10 + (AR_PHY_CHAIN_OFFSET * (_i)))
1079 #define AR_PHY_CAL_MEAS_2_9300_10(_i) (AR_PHY_IQ_ADC_MEAS_2_B0_9300_10 + (AR_PHY_CHAIN_OFFSET * (_i)))
1080 #define AR_PHY_CAL_MEAS_3_9300_10(_i) (AR_PHY_IQ_ADC_MEAS_3_B0_9300_10 + (AR_PHY_CHAIN_OFFSET * (_i)))
1081 
1082 #define AR_PHY_WATCHDOG_NON_IDLE_ENABLE    0x00000001
1083 #define AR_PHY_WATCHDOG_IDLE_ENABLE        0x00000002
1084 #define AR_PHY_WATCHDOG_IDLE_MASK          0xFFFF0000
1085 #define AR_PHY_WATCHDOG_NON_IDLE_MASK      0x0000FFFC
1086 
1087 #define AR_PHY_WATCHDOG_RST_ENABLE         0x00000002
1088 #define AR_PHY_WATCHDOG_IRQ_ENABLE         0x00000004
1089 #define AR_PHY_WATCHDOG_CNTL2_MASK         0xFFFFFFF9
1090 
1091 #define AR_PHY_WATCHDOG_INFO               0x00000007
1092 #define AR_PHY_WATCHDOG_INFO_S             0
1093 #define AR_PHY_WATCHDOG_DET_HANG           0x00000008
1094 #define AR_PHY_WATCHDOG_DET_HANG_S         3
1095 #define AR_PHY_WATCHDOG_RADAR_SM           0x000000F0
1096 #define AR_PHY_WATCHDOG_RADAR_SM_S         4
1097 #define AR_PHY_WATCHDOG_RX_OFDM_SM         0x00000F00
1098 #define AR_PHY_WATCHDOG_RX_OFDM_SM_S       8
1099 #define AR_PHY_WATCHDOG_RX_CCK_SM          0x0000F000
1100 #define AR_PHY_WATCHDOG_RX_CCK_SM_S        12
1101 #define AR_PHY_WATCHDOG_TX_OFDM_SM         0x000F0000
1102 #define AR_PHY_WATCHDOG_TX_OFDM_SM_S       16
1103 #define AR_PHY_WATCHDOG_TX_CCK_SM          0x00F00000
1104 #define AR_PHY_WATCHDOG_TX_CCK_SM_S        20
1105 #define AR_PHY_WATCHDOG_AGC_SM             0x0F000000
1106 #define AR_PHY_WATCHDOG_AGC_SM_S           24
1107 #define AR_PHY_WATCHDOG_SRCH_SM            0xF0000000
1108 #define AR_PHY_WATCHDOG_SRCH_SM_S          28
1109 
1110 #define AR_PHY_WATCHDOG_STATUS_CLR         0x00000008
1111 
1112 /*
1113  * PAPRD registers
1114  */
1115 #define AR_PHY_XPA_TIMING_CTL       (AR_SM_BASE + 0x64)
1116 
1117 #define AR_PHY_PAPRD_AM2AM      (AR_CHAN_BASE + 0xe4)
1118 #define AR_PHY_PAPRD_AM2AM_MASK     0x01ffffff
1119 #define AR_PHY_PAPRD_AM2AM_MASK_S   0
1120 
1121 #define AR_PHY_PAPRD_AM2PM      (AR_CHAN_BASE + 0xe8)
1122 #define AR_PHY_PAPRD_AM2PM_MASK     0x01ffffff
1123 #define AR_PHY_PAPRD_AM2PM_MASK_S   0
1124 
1125 #define AR_PHY_PAPRD_HT40       (AR_CHAN_BASE + 0xec)
1126 #define AR_PHY_PAPRD_HT40_MASK      0x01ffffff
1127 #define AR_PHY_PAPRD_HT40_MASK_S    0
1128 
1129 #define AR_PHY_PAPRD_CTRL0_B0               (AR_CHAN_BASE + 0xf0)
1130 #define AR_PHY_PAPRD_CTRL0_B1               (AR_CHAN1_BASE + 0xf0)
1131 #define AR_PHY_PAPRD_CTRL0_B2               (AR_CHAN2_BASE + 0xf0)
1132 #define AR_PHY_PAPRD_CTRL0_PAPRD_ENABLE         0x00000001
1133 #define AR_PHY_PAPRD_CTRL0_PAPRD_ENABLE_S       0
1134 #define AR_PHY_PAPRD_CTRL0_USE_SINGLE_TABLE_MASK    0x00000002
1135 #define AR_PHY_PAPRD_CTRL0_USE_SINGLE_TABLE_MASK_S  1
1136 #define AR_PHY_PAPRD_CTRL0_PAPRD_MAG_THRSH      0xf8000000
1137 #define AR_PHY_PAPRD_CTRL0_PAPRD_MAG_THRSH_S        27
1138 
1139 #define AR_PHY_PAPRD_CTRL1_B0               (AR_CHAN_BASE + 0xf4)
1140 #define AR_PHY_PAPRD_CTRL1_B1               (AR_CHAN1_BASE + 0xf4)
1141 #define AR_PHY_PAPRD_CTRL1_B2               (AR_CHAN2_BASE + 0xf4)
1142 #define AR_PHY_PAPRD_CTRL1_ADAPTIVE_SCALING_ENA     0x00000001
1143 #define AR_PHY_PAPRD_CTRL1_ADAPTIVE_SCALING_ENA_S   0
1144 #define AR_PHY_PAPRD_CTRL1_ADAPTIVE_AM2AM_ENABLE    0x00000002
1145 #define AR_PHY_PAPRD_CTRL1_ADAPTIVE_AM2AM_ENABLE_S  1
1146 #define AR_PHY_PAPRD_CTRL1_ADAPTIVE_AM2PM_ENABLE    0x00000004
1147 #define AR_PHY_PAPRD_CTRL1_ADAPTIVE_AM2PM_ENABLE_S  2
1148 #define AR_PHY_PAPRD_CTRL1_PAPRD_POWER_AT_AM2AM_CAL 0x000001f8
1149 #define AR_PHY_PAPRD_CTRL1_PAPRD_POWER_AT_AM2AM_CAL_S   3
1150 #define AR_PHY_PAPRD_CTRL1_PA_GAIN_SCALE_FACT_MASK  0x0001fe00
1151 #define AR_PHY_PAPRD_CTRL1_PA_GAIN_SCALE_FACT_MASK_S    9
1152 #define AR_PHY_PAPRD_CTRL1_PAPRD_MAG_SCALE_FACT     0x0ffe0000
1153 #define AR_PHY_PAPRD_CTRL1_PAPRD_MAG_SCALE_FACT_S   17
1154 
1155 #define AR_PHY_PAPRD_TRAINER_CNTL1 (AR_SM_BASE + (AR_SREV_9485(ah) ? 0x580 : 0x490))
1156 
1157 #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_CF_PAPRD_TRAIN_ENABLE 0x00000001
1158 #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_CF_PAPRD_TRAIN_ENABLE_S   0
1159 #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_AGC2_SETTLING   0x0000007e
1160 #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_AGC2_SETTLING_S 1
1161 #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_IQCORR_ENABLE   0x00000100
1162 #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_IQCORR_ENABLE_S 8
1163 #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_RX_BB_GAIN_FORCE    0x00000200
1164 #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_RX_BB_GAIN_FORCE_S  9
1165 #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_TX_GAIN_FORCE   0x00000400
1166 #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_TX_GAIN_FORCE_S 10
1167 #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_LB_ENABLE       0x00000800
1168 #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_LB_ENABLE_S     11
1169 #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_LB_SKIP     0x0003f000
1170 #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_LB_SKIP_S       12
1171 
1172 #define AR_PHY_PAPRD_TRAINER_CNTL2 (AR_SM_BASE + (AR_SREV_9485(ah) ? 0x584 : 0x494))
1173 
1174 #define AR_PHY_PAPRD_TRAINER_CNTL2_CF_PAPRD_INIT_RX_BB_GAIN 0xFFFFFFFF
1175 #define AR_PHY_PAPRD_TRAINER_CNTL2_CF_PAPRD_INIT_RX_BB_GAIN_S   0
1176 
1177 #define AR_PHY_PAPRD_TRAINER_CNTL3 (AR_SM_BASE + (AR_SREV_9485(ah) ? 0x588 : 0x498))
1178 
1179 #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_ADC_DESIRED_SIZE    0x0000003f
1180 #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_ADC_DESIRED_SIZE_S  0
1181 #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_QUICK_DROP      0x00000fc0
1182 #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_QUICK_DROP_S    6
1183 #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_MIN_LOOPBACK_DEL    0x0001f000
1184 #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_MIN_LOOPBACK_DEL_S  12
1185 #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_NUM_CORR_STAGES 0x000e0000
1186 #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_NUM_CORR_STAGES_S   17
1187 #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_COARSE_CORR_LEN 0x00f00000
1188 #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_COARSE_CORR_LEN_S   20
1189 #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_FINE_CORR_LEN   0x0f000000
1190 #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_FINE_CORR_LEN_S 24
1191 #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_BBTXMIX_DISABLE 0x20000000
1192 #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_BBTXMIX_DISABLE_S   29
1193 
1194 #define AR_PHY_PAPRD_TRAINER_CNTL4 (AR_SM_BASE + (AR_SREV_9485(ah) ? 0x58c : 0x49c))
1195 
1196 #define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_NUM_TRAIN_SAMPLES   0x03ff0000
1197 #define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_NUM_TRAIN_SAMPLES_S 16
1198 #define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_SAFETY_DELTA    0x0000f000
1199 #define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_SAFETY_DELTA_S  12
1200 #define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_MIN_CORR        0x00000fff
1201 #define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_MIN_CORR_S      0
1202 
1203 #define AR_PHY_PAPRD_PRE_POST_SCALE_0_B0            (AR_CHAN_BASE + 0x100)
1204 #define AR_PHY_PAPRD_PRE_POST_SCALE_1_B0            (AR_CHAN_BASE + 0x104)
1205 #define AR_PHY_PAPRD_PRE_POST_SCALE_2_B0            (AR_CHAN_BASE + 0x108)
1206 #define AR_PHY_PAPRD_PRE_POST_SCALE_3_B0            (AR_CHAN_BASE + 0x10c)
1207 #define AR_PHY_PAPRD_PRE_POST_SCALE_4_B0            (AR_CHAN_BASE + 0x110)
1208 #define AR_PHY_PAPRD_PRE_POST_SCALE_5_B0            (AR_CHAN_BASE + 0x114)
1209 #define AR_PHY_PAPRD_PRE_POST_SCALE_6_B0            (AR_CHAN_BASE + 0x118)
1210 #define AR_PHY_PAPRD_PRE_POST_SCALE_7_B0            (AR_CHAN_BASE + 0x11c)
1211 #define AR_PHY_PAPRD_PRE_POST_SCALING               0x3FFFF
1212 #define AR_PHY_PAPRD_PRE_POST_SCALING_S             0
1213 
1214 #define AR_PHY_PAPRD_TRAINER_STAT1 (AR_SM_BASE + (AR_SREV_9485(ah) ? 0x590 : 0x4a0))
1215 
1216 #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_DONE     0x00000001
1217 #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_DONE_S       0
1218 #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_INCOMPLETE   0x00000002
1219 #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_INCOMPLETE_S 1
1220 #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_CORR_ERR       0x00000004
1221 #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_CORR_ERR_S     2
1222 #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_ACTIVE       0x00000008
1223 #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_ACTIVE_S     3
1224 #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_RX_GAIN_IDX        0x000001f0
1225 #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_RX_GAIN_IDX_S      4
1226 #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_AGC2_PWR       0x0001fe00
1227 #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_AGC2_PWR_S     9
1228 
1229 #define AR_PHY_PAPRD_TRAINER_STAT2 (AR_SM_BASE + (AR_SREV_9485(ah) ? 0x594 : 0x4a4))
1230 
1231 #define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_FINE_VAL       0x0000ffff
1232 #define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_FINE_VAL_S     0
1233 #define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_COARSE_IDX     0x001f0000
1234 #define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_COARSE_IDX_S       16
1235 #define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_FINE_IDX       0x00600000
1236 #define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_FINE_IDX_S     21
1237 
1238 #define AR_PHY_PAPRD_TRAINER_STAT3 (AR_SM_BASE + (AR_SREV_9485(ah) ? 0x598 : 0x4a8))
1239 
1240 #define AR_PHY_PAPRD_TRAINER_STAT3_PAPRD_TRAIN_SAMPLES_CNT  0x000fffff
1241 #define AR_PHY_PAPRD_TRAINER_STAT3_PAPRD_TRAIN_SAMPLES_CNT_S    0
1242 
1243 #define AR_PHY_PAPRD_MEM_TAB_B0         (AR_CHAN_BASE + 0x120)
1244 #define AR_PHY_PAPRD_MEM_TAB_B1         (AR_CHAN1_BASE + 0x120)
1245 #define AR_PHY_PAPRD_MEM_TAB_B2         (AR_CHAN2_BASE + 0x120)
1246 
1247 #define AR_PHY_PA_GAIN123_B0            (AR_CHAN_BASE + 0xf8)
1248 #define AR_PHY_PA_GAIN123_B1            (AR_CHAN1_BASE + 0xf8)
1249 #define AR_PHY_PA_GAIN123_B2            (AR_CHAN2_BASE + 0xf8)
1250 #define AR_PHY_PA_GAIN123_PA_GAIN1      0x3FF
1251 #define AR_PHY_PA_GAIN123_PA_GAIN1_S        0
1252 
1253 #define AR_PHY_POWERTX_RATE5            (AR_SM_BASE + 0x1d0)
1254 #define AR_PHY_POWERTX_RATE5_POWERTXHT20_0  0x3F
1255 #define AR_PHY_POWERTX_RATE5_POWERTXHT20_0_S    0
1256 
1257 #define AR_PHY_POWERTX_RATE6            (AR_SM_BASE + 0x1d4)
1258 #define AR_PHY_POWERTX_RATE6_POWERTXHT20_5  0x3F00
1259 #define AR_PHY_POWERTX_RATE6_POWERTXHT20_5_S    8
1260 
1261 #define AR_PHY_POWERTX_RATE8            (AR_SM_BASE + 0x1dc)
1262 #define AR_PHY_POWERTX_RATE8_POWERTXHT40_5  0x3F00
1263 #define AR_PHY_POWERTX_RATE8_POWERTXHT40_5_S    8
1264 
1265 #define AR_PHY_CL_TAB_CL_GAIN_MOD       0x1f
1266 #define AR_PHY_CL_TAB_CL_GAIN_MOD_S     0
1267 
1268 #define AR_BTCOEX_WL_LNADIV                                0x1a64
1269 #define AR_BTCOEX_WL_LNADIV_PREDICTED_PERIOD               0x00003FFF
1270 #define AR_BTCOEX_WL_LNADIV_PREDICTED_PERIOD_S             0
1271 #define AR_BTCOEX_WL_LNADIV_DPDT_IGNORE_PRIORITY           0x00004000
1272 #define AR_BTCOEX_WL_LNADIV_DPDT_IGNORE_PRIORITY_S         14
1273 #define AR_BTCOEX_WL_LNADIV_FORCE_ON                       0x00008000
1274 #define AR_BTCOEX_WL_LNADIV_FORCE_ON_S                     15
1275 #define AR_BTCOEX_WL_LNADIV_MODE_OPTION                    0x00030000
1276 #define AR_BTCOEX_WL_LNADIV_MODE_OPTION_S                  16
1277 #define AR_BTCOEX_WL_LNADIV_MODE                           0x007c0000
1278 #define AR_BTCOEX_WL_LNADIV_MODE_S                         18
1279 #define AR_BTCOEX_WL_LNADIV_ALLOWED_TX_ANTDIV_WL_TX_REQ    0x00800000
1280 #define AR_BTCOEX_WL_LNADIV_ALLOWED_TX_ANTDIV_WL_TX_REQ_S  23
1281 #define AR_BTCOEX_WL_LNADIV_DISABLE_TX_ANTDIV_ENABLE       0x01000000
1282 #define AR_BTCOEX_WL_LNADIV_DISABLE_TX_ANTDIV_ENABLE_S     24
1283 #define AR_BTCOEX_WL_LNADIV_CONTINUOUS_BT_ACTIVE_PROTECT   0x02000000
1284 #define AR_BTCOEX_WL_LNADIV_CONTINUOUS_BT_ACTIVE_PROTECT_S 25
1285 #define AR_BTCOEX_WL_LNADIV_BT_INACTIVE_THRESHOLD          0xFC000000
1286 #define AR_BTCOEX_WL_LNADIV_BT_INACTIVE_THRESHOLD_S        26
1287 
1288 /* Manual Peak detector calibration */
1289 #define AR_PHY_65NM_BASE                               0x16000
1290 #define AR_PHY_65NM_RXRF_GAINSTAGES(i)                 (AR_PHY_65NM_BASE + \
1291                             (i * 0x400) + 0x8)
1292 #define AR_PHY_65NM_RXRF_GAINSTAGES_RX_OVERRIDE        0x80000000
1293 #define AR_PHY_65NM_RXRF_GAINSTAGES_RX_OVERRIDE_S      31
1294 #define AR_PHY_65NM_RXRF_GAINSTAGES_LNAON_CALDC        0x00000002
1295 #define AR_PHY_65NM_RXRF_GAINSTAGES_LNAON_CALDC_S      1
1296 #define AR_PHY_65NM_RXRF_GAINSTAGES_LNA2G_GAIN_OVR     0x70000000
1297 #define AR_PHY_65NM_RXRF_GAINSTAGES_LNA2G_GAIN_OVR_S   28
1298 #define AR_PHY_65NM_RXRF_GAINSTAGES_LNA5G_GAIN_OVR     0x03800000
1299 #define AR_PHY_65NM_RXRF_GAINSTAGES_LNA5G_GAIN_OVR_S   23
1300 
1301 #define AR_PHY_65NM_RXTX2(i)                           (AR_PHY_65NM_BASE + \
1302                             (i * 0x400) + 0x104)
1303 #define AR_PHY_65NM_RXTX2_RXON_OVR                     0x00001000
1304 #define AR_PHY_65NM_RXTX2_RXON_OVR_S                   12
1305 #define AR_PHY_65NM_RXTX2_RXON                         0x00000800
1306 #define AR_PHY_65NM_RXTX2_RXON_S                       11
1307 
1308 #define AR_PHY_65NM_RXRF_AGC(i)                        (AR_PHY_65NM_BASE + \
1309                             (i * 0x400) + 0xc)
1310 #define AR_PHY_65NM_RXRF_AGC_AGC_OVERRIDE              0x80000000
1311 #define AR_PHY_65NM_RXRF_AGC_AGC_OVERRIDE_S            31
1312 #define AR_PHY_65NM_RXRF_AGC_AGC_ON_OVR                0x40000000
1313 #define AR_PHY_65NM_RXRF_AGC_AGC_ON_OVR_S              30
1314 #define AR_PHY_65NM_RXRF_AGC_AGC_CAL_OVR               0x20000000
1315 #define AR_PHY_65NM_RXRF_AGC_AGC_CAL_OVR_S             29
1316 #define AR_PHY_65NM_RXRF_AGC_AGC2G_DBDAC_OVR           0x1E000000
1317 #define AR_PHY_65NM_RXRF_AGC_AGC2G_DBDAC_OVR_S         25
1318 #define AR_PHY_65NM_RXRF_AGC_AGC5G_DBDAC_OVR           0x00078000
1319 #define AR_PHY_65NM_RXRF_AGC_AGC5G_DBDAC_OVR_S         15
1320 #define AR_PHY_65NM_RXRF_AGC_AGC2G_CALDAC_OVR          0x01F80000
1321 #define AR_PHY_65NM_RXRF_AGC_AGC2G_CALDAC_OVR_S        19
1322 #define AR_PHY_65NM_RXRF_AGC_AGC5G_CALDAC_OVR          0x00007e00
1323 #define AR_PHY_65NM_RXRF_AGC_AGC5G_CALDAC_OVR_S        9
1324 #define AR_PHY_65NM_RXRF_AGC_AGC_OUT                   0x00000004
1325 #define AR_PHY_65NM_RXRF_AGC_AGC_OUT_S                 2
1326 
1327 #define AR9300_DFS_FIRPWR -28
1328 
1329 #endif  /* AR9003_PHY_H */