![]() |
|
|||
0001 /* SPDX-License-Identifier: GPL-2.0 */ 0002 /* dp83640_reg.h 0003 * Generated by regen.tcl on Thu Feb 17 10:02:48 AM CET 2011 0004 */ 0005 #ifndef HAVE_DP83640_REGISTERS 0006 #define HAVE_DP83640_REGISTERS 0007 0008 /* #define PAGE0 0x0000 */ 0009 #define PHYCR2 0x001c /* PHY Control Register 2 */ 0010 0011 #define PAGE4 0x0004 0012 #define PTP_CTL 0x0014 /* PTP Control Register */ 0013 #define PTP_TDR 0x0015 /* PTP Time Data Register */ 0014 #define PTP_STS 0x0016 /* PTP Status Register */ 0015 #define PTP_TSTS 0x0017 /* PTP Trigger Status Register */ 0016 #define PTP_RATEL 0x0018 /* PTP Rate Low Register */ 0017 #define PTP_RATEH 0x0019 /* PTP Rate High Register */ 0018 #define PTP_RDCKSUM 0x001a /* PTP Read Checksum */ 0019 #define PTP_WRCKSUM 0x001b /* PTP Write Checksum */ 0020 #define PTP_TXTS 0x001c /* PTP Transmit Timestamp Register, in four 16-bit reads */ 0021 #define PTP_RXTS 0x001d /* PTP Receive Timestamp Register, in six? 16-bit reads */ 0022 #define PTP_ESTS 0x001e /* PTP Event Status Register */ 0023 #define PTP_EDATA 0x001f /* PTP Event Data Register */ 0024 0025 #define PAGE5 0x0005 0026 #define PTP_TRIG 0x0014 /* PTP Trigger Configuration Register */ 0027 #define PTP_EVNT 0x0015 /* PTP Event Configuration Register */ 0028 #define PTP_TXCFG0 0x0016 /* PTP Transmit Configuration Register 0 */ 0029 #define PTP_TXCFG1 0x0017 /* PTP Transmit Configuration Register 1 */ 0030 #define PSF_CFG0 0x0018 /* PHY Status Frame Configuration Register 0 */ 0031 #define PTP_RXCFG0 0x0019 /* PTP Receive Configuration Register 0 */ 0032 #define PTP_RXCFG1 0x001a /* PTP Receive Configuration Register 1 */ 0033 #define PTP_RXCFG2 0x001b /* PTP Receive Configuration Register 2 */ 0034 #define PTP_RXCFG3 0x001c /* PTP Receive Configuration Register 3 */ 0035 #define PTP_RXCFG4 0x001d /* PTP Receive Configuration Register 4 */ 0036 #define PTP_TRDL 0x001e /* PTP Temporary Rate Duration Low Register */ 0037 #define PTP_TRDH 0x001f /* PTP Temporary Rate Duration High Register */ 0038 0039 #define PAGE6 0x0006 0040 #define PTP_COC 0x0014 /* PTP Clock Output Control Register */ 0041 #define PSF_CFG1 0x0015 /* PHY Status Frame Configuration Register 1 */ 0042 #define PSF_CFG2 0x0016 /* PHY Status Frame Configuration Register 2 */ 0043 #define PSF_CFG3 0x0017 /* PHY Status Frame Configuration Register 3 */ 0044 #define PSF_CFG4 0x0018 /* PHY Status Frame Configuration Register 4 */ 0045 #define PTP_SFDCFG 0x0019 /* PTP SFD Configuration Register */ 0046 #define PTP_INTCTL 0x001a /* PTP Interrupt Control Register */ 0047 #define PTP_CLKSRC 0x001b /* PTP Clock Source Register */ 0048 #define PTP_ETR 0x001c /* PTP Ethernet Type Register */ 0049 #define PTP_OFF 0x001d /* PTP Offset Register */ 0050 #define PTP_GPIOMON 0x001e /* PTP GPIO Monitor Register */ 0051 #define PTP_RXHASH 0x001f /* PTP Receive Hash Register */ 0052 0053 /* Bit definitions for the PHYCR2 register */ 0054 #define BC_WRITE (1<<11) /* Broadcast Write Enable */ 0055 0056 /* Bit definitions for the PTP_CTL register */ 0057 #define TRIG_SEL_SHIFT (10) /* PTP Trigger Select */ 0058 #define TRIG_SEL_MASK (0x7) 0059 #define TRIG_DIS (1<<9) /* Disable PTP Trigger */ 0060 #define TRIG_EN (1<<8) /* Enable PTP Trigger */ 0061 #define TRIG_READ (1<<7) /* Read PTP Trigger */ 0062 #define TRIG_LOAD (1<<6) /* Load PTP Trigger */ 0063 #define PTP_RD_CLK (1<<5) /* Read PTP Clock */ 0064 #define PTP_LOAD_CLK (1<<4) /* Load PTP Clock */ 0065 #define PTP_STEP_CLK (1<<3) /* Step PTP Clock */ 0066 #define PTP_ENABLE (1<<2) /* Enable PTP Clock */ 0067 #define PTP_DISABLE (1<<1) /* Disable PTP Clock */ 0068 #define PTP_RESET (1<<0) /* Reset PTP Clock */ 0069 0070 /* Bit definitions for the PTP_STS register */ 0071 #define TXTS_RDY (1<<11) /* Transmit Timestamp Ready */ 0072 #define RXTS_RDY (1<<10) /* Receive Timestamp Ready */ 0073 #define TRIG_DONE (1<<9) /* PTP Trigger Done */ 0074 #define EVENT_RDY (1<<8) /* PTP Event Timestamp Ready */ 0075 #define TXTS_IE (1<<3) /* Transmit Timestamp Interrupt Enable */ 0076 #define RXTS_IE (1<<2) /* Receive Timestamp Interrupt Enable */ 0077 #define TRIG_IE (1<<1) /* Trigger Interrupt Enable */ 0078 #define EVENT_IE (1<<0) /* Event Interrupt Enable */ 0079 0080 /* Bit definitions for the PTP_TSTS register */ 0081 #define TRIG7_ERROR (1<<15) /* Trigger 7 Error */ 0082 #define TRIG7_ACTIVE (1<<14) /* Trigger 7 Active */ 0083 #define TRIG6_ERROR (1<<13) /* Trigger 6 Error */ 0084 #define TRIG6_ACTIVE (1<<12) /* Trigger 6 Active */ 0085 #define TRIG5_ERROR (1<<11) /* Trigger 5 Error */ 0086 #define TRIG5_ACTIVE (1<<10) /* Trigger 5 Active */ 0087 #define TRIG4_ERROR (1<<9) /* Trigger 4 Error */ 0088 #define TRIG4_ACTIVE (1<<8) /* Trigger 4 Active */ 0089 #define TRIG3_ERROR (1<<7) /* Trigger 3 Error */ 0090 #define TRIG3_ACTIVE (1<<6) /* Trigger 3 Active */ 0091 #define TRIG2_ERROR (1<<5) /* Trigger 2 Error */ 0092 #define TRIG2_ACTIVE (1<<4) /* Trigger 2 Active */ 0093 #define TRIG1_ERROR (1<<3) /* Trigger 1 Error */ 0094 #define TRIG1_ACTIVE (1<<2) /* Trigger 1 Active */ 0095 #define TRIG0_ERROR (1<<1) /* Trigger 0 Error */ 0096 #define TRIG0_ACTIVE (1<<0) /* Trigger 0 Active */ 0097 0098 /* Bit definitions for the PTP_RATEH register */ 0099 #define PTP_RATE_DIR (1<<15) /* PTP Rate Direction */ 0100 #define PTP_TMP_RATE (1<<14) /* PTP Temporary Rate */ 0101 #define PTP_RATE_HI_SHIFT (0) /* PTP Rate High 10-bits */ 0102 #define PTP_RATE_HI_MASK (0x3ff) 0103 0104 /* Bit definitions for the PTP_ESTS register */ 0105 #define EVNTS_MISSED_SHIFT (8) /* Indicates number of events missed */ 0106 #define EVNTS_MISSED_MASK (0x7) 0107 #define EVNT_TS_LEN_SHIFT (6) /* Indicates length of the Timestamp field in 16-bit words minus 1 */ 0108 #define EVNT_TS_LEN_MASK (0x3) 0109 #define EVNT_RF (1<<5) /* Indicates whether the event is a rise or falling event */ 0110 #define EVNT_NUM_SHIFT (2) /* Indicates Event Timestamp Unit which detected an event */ 0111 #define EVNT_NUM_MASK (0x7) 0112 #define MULT_EVNT (1<<1) /* Indicates multiple events were detected at the same time */ 0113 #define EVENT_DET (1<<0) /* PTP Event Detected */ 0114 0115 /* Bit definitions for the PTP_EDATA register */ 0116 #define E7_RISE (1<<15) /* Indicates direction of Event 7 */ 0117 #define E7_DET (1<<14) /* Indicates Event 7 detected */ 0118 #define E6_RISE (1<<13) /* Indicates direction of Event 6 */ 0119 #define E6_DET (1<<12) /* Indicates Event 6 detected */ 0120 #define E5_RISE (1<<11) /* Indicates direction of Event 5 */ 0121 #define E5_DET (1<<10) /* Indicates Event 5 detected */ 0122 #define E4_RISE (1<<9) /* Indicates direction of Event 4 */ 0123 #define E4_DET (1<<8) /* Indicates Event 4 detected */ 0124 #define E3_RISE (1<<7) /* Indicates direction of Event 3 */ 0125 #define E3_DET (1<<6) /* Indicates Event 3 detected */ 0126 #define E2_RISE (1<<5) /* Indicates direction of Event 2 */ 0127 #define E2_DET (1<<4) /* Indicates Event 2 detected */ 0128 #define E1_RISE (1<<3) /* Indicates direction of Event 1 */ 0129 #define E1_DET (1<<2) /* Indicates Event 1 detected */ 0130 #define E0_RISE (1<<1) /* Indicates direction of Event 0 */ 0131 #define E0_DET (1<<0) /* Indicates Event 0 detected */ 0132 0133 /* Bit definitions for the PTP_TRIG register */ 0134 #define TRIG_PULSE (1<<15) /* generate a Pulse rather than a single edge */ 0135 #define TRIG_PER (1<<14) /* generate a periodic signal */ 0136 #define TRIG_IF_LATE (1<<13) /* trigger immediately if already past */ 0137 #define TRIG_NOTIFY (1<<12) /* Trigger Notification Enable */ 0138 #define TRIG_GPIO_SHIFT (8) /* Trigger GPIO Connection, value 1-12 */ 0139 #define TRIG_GPIO_MASK (0xf) 0140 #define TRIG_TOGGLE (1<<7) /* Trigger Toggle Mode Enable */ 0141 #define TRIG_CSEL_SHIFT (1) /* Trigger Configuration Select */ 0142 #define TRIG_CSEL_MASK (0x7) 0143 #define TRIG_WR (1<<0) /* Trigger Configuration Write */ 0144 0145 /* Bit definitions for the PTP_EVNT register */ 0146 #define EVNT_RISE (1<<14) /* Event Rise Detect Enable */ 0147 #define EVNT_FALL (1<<13) /* Event Fall Detect Enable */ 0148 #define EVNT_SINGLE (1<<12) /* enable single event capture operation */ 0149 #define EVNT_GPIO_SHIFT (8) /* Event GPIO Connection, value 1-12 */ 0150 #define EVNT_GPIO_MASK (0xf) 0151 #define EVNT_SEL_SHIFT (1) /* Event Select */ 0152 #define EVNT_SEL_MASK (0x7) 0153 #define EVNT_WR (1<<0) /* Event Configuration Write */ 0154 0155 /* Bit definitions for the PTP_TXCFG0 register */ 0156 #define SYNC_1STEP (1<<15) /* insert timestamp into transmit Sync Messages */ 0157 #define DR_INSERT (1<<13) /* Insert Delay_Req Timestamp in Delay_Resp (dangerous) */ 0158 #define NTP_TS_EN (1<<12) /* Enable Timestamping of NTP Packets */ 0159 #define IGNORE_2STEP (1<<11) /* Ignore Two_Step flag for One-Step operation */ 0160 #define CRC_1STEP (1<<10) /* Disable checking of CRC for One-Step operation */ 0161 #define CHK_1STEP (1<<9) /* Enable UDP Checksum correction for One-Step Operation */ 0162 #define IP1588_EN (1<<8) /* Enable IEEE 1588 defined IP address filter */ 0163 #define TX_L2_EN (1<<7) /* Layer2 Timestamp Enable */ 0164 #define TX_IPV6_EN (1<<6) /* IPv6 Timestamp Enable */ 0165 #define TX_IPV4_EN (1<<5) /* IPv4 Timestamp Enable */ 0166 #define TX_PTP_VER_SHIFT (1) /* Enable Timestamp capture for IEEE 1588 version X */ 0167 #define TX_PTP_VER_MASK (0xf) 0168 #define TX_TS_EN (1<<0) /* Transmit Timestamp Enable */ 0169 0170 /* Bit definitions for the PTP_TXCFG1 register */ 0171 #define BYTE0_MASK_SHIFT (8) /* Bit mask to be used for matching Byte0 of the PTP Message */ 0172 #define BYTE0_MASK_MASK (0xff) 0173 #define BYTE0_DATA_SHIFT (0) /* Data to be used for matching Byte0 of the PTP Message */ 0174 #define BYTE0_DATA_MASK (0xff) 0175 0176 /* Bit definitions for the PSF_CFG0 register */ 0177 #define MAC_SRC_ADD_SHIFT (11) /* Status Frame Mac Source Address */ 0178 #define MAC_SRC_ADD_MASK (0x3) 0179 #define MIN_PRE_SHIFT (8) /* Status Frame Minimum Preamble */ 0180 #define MIN_PRE_MASK (0x7) 0181 #define PSF_ENDIAN (1<<7) /* Status Frame Endian Control */ 0182 #define PSF_IPV4 (1<<6) /* Status Frame IPv4 Enable */ 0183 #define PSF_PCF_RD (1<<5) /* Control Frame Read PHY Status Frame Enable */ 0184 #define PSF_ERR_EN (1<<4) /* Error PHY Status Frame Enable */ 0185 #define PSF_TXTS_EN (1<<3) /* Transmit Timestamp PHY Status Frame Enable */ 0186 #define PSF_RXTS_EN (1<<2) /* Receive Timestamp PHY Status Frame Enable */ 0187 #define PSF_TRIG_EN (1<<1) /* Trigger PHY Status Frame Enable */ 0188 #define PSF_EVNT_EN (1<<0) /* Event PHY Status Frame Enable */ 0189 0190 /* Bit definitions for the PTP_RXCFG0 register */ 0191 #define DOMAIN_EN (1<<15) /* Domain Match Enable */ 0192 #define ALT_MAST_DIS (1<<14) /* Alternate Master Timestamp Disable */ 0193 #define USER_IP_SEL (1<<13) /* Selects portion of IP address accessible thru PTP_RXCFG2 */ 0194 #define USER_IP_EN (1<<12) /* Enable User-programmed IP address filter */ 0195 #define RX_SLAVE (1<<11) /* Receive Slave Only */ 0196 #define IP1588_EN_SHIFT (8) /* Enable IEEE 1588 defined IP address filters */ 0197 #define IP1588_EN_MASK (0xf) 0198 #define RX_L2_EN (1<<7) /* Layer2 Timestamp Enable */ 0199 #define RX_IPV6_EN (1<<6) /* IPv6 Timestamp Enable */ 0200 #define RX_IPV4_EN (1<<5) /* IPv4 Timestamp Enable */ 0201 #define RX_PTP_VER_SHIFT (1) /* Enable Timestamp capture for IEEE 1588 version X */ 0202 #define RX_PTP_VER_MASK (0xf) 0203 #define RX_TS_EN (1<<0) /* Receive Timestamp Enable */ 0204 0205 /* Bit definitions for the PTP_RXCFG1 register */ 0206 #define BYTE0_MASK_SHIFT (8) /* Bit mask to be used for matching Byte0 of the PTP Message */ 0207 #define BYTE0_MASK_MASK (0xff) 0208 #define BYTE0_DATA_SHIFT (0) /* Data to be used for matching Byte0 of the PTP Message */ 0209 #define BYTE0_DATA_MASK (0xff) 0210 0211 /* Bit definitions for the PTP_RXCFG3 register */ 0212 #define TS_MIN_IFG_SHIFT (12) /* Minimum Inter-frame Gap */ 0213 #define TS_MIN_IFG_MASK (0xf) 0214 #define ACC_UDP (1<<11) /* Record Timestamp if UDP Checksum Error */ 0215 #define ACC_CRC (1<<10) /* Record Timestamp if CRC Error */ 0216 #define TS_APPEND (1<<9) /* Append Timestamp for L2 */ 0217 #define TS_INSERT (1<<8) /* Enable Timestamp Insertion */ 0218 #define PTP_DOMAIN_SHIFT (0) /* PTP Message domainNumber field */ 0219 #define PTP_DOMAIN_MASK (0xff) 0220 0221 /* Bit definitions for the PTP_RXCFG4 register */ 0222 #define IPV4_UDP_MOD (1<<15) /* Enable IPV4 UDP Modification */ 0223 #define TS_SEC_EN (1<<14) /* Enable Timestamp Seconds */ 0224 #define TS_SEC_LEN_SHIFT (12) /* Inserted Timestamp Seconds Length */ 0225 #define TS_SEC_LEN_MASK (0x3) 0226 #define RXTS_NS_OFF_SHIFT (6) /* Receive Timestamp Nanoseconds offset */ 0227 #define RXTS_NS_OFF_MASK (0x3f) 0228 #define RXTS_SEC_OFF_SHIFT (0) /* Receive Timestamp Seconds offset */ 0229 #define RXTS_SEC_OFF_MASK (0x3f) 0230 0231 /* Bit definitions for the PTP_COC register */ 0232 #define PTP_CLKOUT_EN (1<<15) /* PTP Clock Output Enable */ 0233 #define PTP_CLKOUT_SEL (1<<14) /* PTP Clock Output Source Select */ 0234 #define PTP_CLKOUT_SPEEDSEL (1<<13) /* PTP Clock Output I/O Speed Select */ 0235 #define PTP_CLKDIV_SHIFT (0) /* PTP Clock Divide-by Value */ 0236 #define PTP_CLKDIV_MASK (0xff) 0237 0238 /* Bit definitions for the PSF_CFG1 register */ 0239 #define PTPRESERVED_SHIFT (12) /* PTP v2 reserved field */ 0240 #define PTPRESERVED_MASK (0xf) 0241 #define VERSIONPTP_SHIFT (8) /* PTP v2 versionPTP field */ 0242 #define VERSIONPTP_MASK (0xf) 0243 #define TRANSPORT_SPECIFIC_SHIFT (4) /* PTP v2 Header transportSpecific field */ 0244 #define TRANSPORT_SPECIFIC_MASK (0xf) 0245 #define MESSAGETYPE_SHIFT (0) /* PTP v2 messageType field */ 0246 #define MESSAGETYPE_MASK (0xf) 0247 0248 /* Bit definitions for the PTP_SFDCFG register */ 0249 #define TX_SFD_GPIO_SHIFT (4) /* TX SFD GPIO Select, value 1-12 */ 0250 #define TX_SFD_GPIO_MASK (0xf) 0251 #define RX_SFD_GPIO_SHIFT (0) /* RX SFD GPIO Select, value 1-12 */ 0252 #define RX_SFD_GPIO_MASK (0xf) 0253 0254 /* Bit definitions for the PTP_INTCTL register */ 0255 #define PTP_INT_GPIO_SHIFT (0) /* PTP Interrupt GPIO Select */ 0256 #define PTP_INT_GPIO_MASK (0xf) 0257 0258 /* Bit definitions for the PTP_CLKSRC register */ 0259 #define CLK_SRC_SHIFT (14) /* PTP Clock Source Select */ 0260 #define CLK_SRC_MASK (0x3) 0261 #define CLK_SRC_PER_SHIFT (0) /* PTP Clock Source Period */ 0262 #define CLK_SRC_PER_MASK (0x7f) 0263 0264 /* Bit definitions for the PTP_OFF register */ 0265 #define PTP_OFFSET_SHIFT (0) /* PTP Message offset from preceding header */ 0266 #define PTP_OFFSET_MASK (0xff) 0267 0268 #endif
[ Source navigation ] | [ Diff markup ] | [ Identifier search ] | [ general search ] |
This page was automatically generated by the 2.1.0 LXR engine. The LXR team |
![]() ![]() |