Back to home page

OSCL-LXR

 
 

    


0001 /*  Copyright, 1988-1992, Russell Nelson, Crynwr Software
0002 
0003    This program is free software; you can redistribute it and/or modify
0004    it under the terms of the GNU General Public License as published by
0005    the Free Software Foundation, version 1.
0006 
0007    This program is distributed in the hope that it will be useful,
0008    but WITHOUT ANY WARRANTY; without even the implied warranty of
0009    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
0010    GNU General Public License for more details.
0011 
0012    You should have received a copy of the GNU General Public License
0013    along with this program; if not, write to the Free Software
0014    Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
0015    */
0016 
0017 
0018 #define PP_ChipID 0x0000    /* offset   0h -> Corp -ID              */
0019                 /* offset   2h -> Model/Product Number  */
0020                 /* offset   3h -> Chip Revision Number  */
0021 
0022 #define PP_ISAIOB 0x0020    /*  IO base address */
0023 #define PP_CS8900_ISAINT 0x0022 /*  ISA interrupt select */
0024 #define PP_CS8920_ISAINT 0x0370 /*  ISA interrupt select */
0025 #define PP_CS8900_ISADMA 0x0024 /*  ISA Rec DMA channel */
0026 #define PP_CS8920_ISADMA 0x0374 /*  ISA Rec DMA channel */
0027 #define PP_ISASOF 0x0026    /*  ISA DMA offset */
0028 #define PP_DmaFrameCnt 0x0028   /*  ISA DMA Frame count */
0029 #define PP_DmaByteCnt 0x002A    /*  ISA DMA Byte count */
0030 #define PP_CS8900_ISAMemB 0x002C    /*  Memory base */
0031 #define PP_CS8920_ISAMemB 0x0348 /*  */
0032 
0033 #define PP_ISABootBase 0x0030   /*  Boot Prom base  */
0034 #define PP_ISABootMask 0x0034   /*  Boot Prom Mask */
0035 
0036 /* EEPROM data and command registers */
0037 #define PP_EECMD 0x0040     /*  NVR Interface Command register */
0038 #define PP_EEData 0x0042    /*  NVR Interface Data Register */
0039 #define PP_DebugReg 0x0044  /*  Debug Register */
0040 
0041 #define PP_RxCFG 0x0102     /*  Rx Bus config */
0042 #define PP_RxCTL 0x0104     /*  Receive Control Register */
0043 #define PP_TxCFG 0x0106     /*  Transmit Config Register */
0044 #define PP_TxCMD 0x0108     /*  Transmit Command Register */
0045 #define PP_BufCFG 0x010A    /*  Bus configuration Register */
0046 #define PP_LineCTL 0x0112   /*  Line Config Register */
0047 #define PP_SelfCTL 0x0114   /*  Self Command Register */
0048 #define PP_BusCTL 0x0116    /*  ISA bus control Register */
0049 #define PP_TestCTL 0x0118   /*  Test Register */
0050 #define PP_AutoNegCTL 0x011C    /*  Auto Negotiation Ctrl */
0051 
0052 #define PP_ISQ 0x0120       /*  Interrupt Status */
0053 #define PP_RxEvent 0x0124   /*  Rx Event Register */
0054 #define PP_TxEvent 0x0128   /*  Tx Event Register */
0055 #define PP_BufEvent 0x012C  /*  Bus Event Register */
0056 #define PP_RxMiss 0x0130    /*  Receive Miss Count */
0057 #define PP_TxCol 0x0132     /*  Transmit Collision Count */
0058 #define PP_LineST 0x0134    /*  Line State Register */
0059 #define PP_SelfST 0x0136    /*  Self State register */
0060 #define PP_BusST 0x0138     /*  Bus Status */
0061 #define PP_TDR 0x013C       /*  Time Domain Reflectometry */
0062 #define PP_AutoNegST 0x013E /*  Auto Neg Status */
0063 #define PP_TxCommand 0x0144 /*  Tx Command */
0064 #define PP_TxLength 0x0146  /*  Tx Length */
0065 #define PP_LAF 0x0150       /*  Hash Table */
0066 #define PP_IA 0x0158        /*  Physical Address Register */
0067 
0068 #define PP_RxStatus 0x0400  /*  Receive start of frame */
0069 #define PP_RxLength 0x0402  /*  Receive Length of frame */
0070 #define PP_RxFrame 0x0404   /*  Receive frame pointer */
0071 #define PP_TxFrame 0x0A00   /*  Transmit frame pointer */
0072 
0073 /*  Primary I/O Base Address. If no I/O base is supplied by the user, then this */
0074 /*  can be used as the default I/O base to access the PacketPage Area. */
0075 #define DEFAULTIOBASE 0x0300
0076 #define FIRST_IO 0x020C     /*  First I/O port to check */
0077 #define LAST_IO 0x037C      /*  Last I/O port to check (+10h) */
0078 #define ADD_MASK 0x3000     /*  Mask it use of the ADD_PORT register */
0079 #define ADD_SIG 0x3000      /*  Expected ID signature */
0080 
0081 /* On Macs, we only need use the ISA I/O stuff until we do MEMORY_ON */
0082 #ifdef CONFIG_MAC
0083 #define LCSLOTBASE 0xfee00000
0084 #define MMIOBASE 0x40000
0085 #endif
0086 
0087 #define CHIP_EISA_ID_SIG 0x630E   /*  Product ID Code for Crystal Chip (CS8900 spec 4.3) */
0088 #define CHIP_EISA_ID_SIG_STR "0x630E"
0089 
0090 #ifdef IBMEIPKT
0091 #define EISA_ID_SIG 0x4D24  /*  IBM */
0092 #define PART_NO_SIG 0x1010  /*  IBM */
0093 #define MONGOOSE_BIT 0x0000 /*  IBM */
0094 #else
0095 #define EISA_ID_SIG 0x630E  /*  PnP Vendor ID (same as chip id for Crystal board) */
0096 #define PART_NO_SIG 0x4000  /*  ID code CS8920 board (PnP Vendor Product code) */
0097 #define MONGOOSE_BIT 0x2000 /*  PART_NO_SIG + MONGOOSE_BUT => ID of mongoose */
0098 #endif
0099 
0100 #define PRODUCT_ID_ADD 0x0002   /*  Address of product ID */
0101 
0102 /*  Mask to find out the types of  registers */
0103 #define REG_TYPE_MASK 0x001F
0104 
0105 /*  Eeprom Commands */
0106 #define ERSE_WR_ENBL 0x00F0
0107 #define ERSE_WR_DISABLE 0x0000
0108 
0109 /*  Defines Control/Config register quintuplet numbers */
0110 #define RX_BUF_CFG 0x0003
0111 #define RX_CONTROL 0x0005
0112 #define TX_CFG 0x0007
0113 #define TX_COMMAND 0x0009
0114 #define BUF_CFG 0x000B
0115 #define LINE_CONTROL 0x0013
0116 #define SELF_CONTROL 0x0015
0117 #define BUS_CONTROL 0x0017
0118 #define TEST_CONTROL 0x0019
0119 
0120 /*  Defines Status/Count registers quintuplet numbers */
0121 #define RX_EVENT 0x0004
0122 #define TX_EVENT 0x0008
0123 #define BUF_EVENT 0x000C
0124 #define RX_MISS_COUNT 0x0010
0125 #define TX_COL_COUNT 0x0012
0126 #define LINE_STATUS 0x0014
0127 #define SELF_STATUS 0x0016
0128 #define BUS_STATUS 0x0018
0129 #define TDR 0x001C
0130 
0131 /* PP_RxCFG - Receive  Configuration and Interrupt Mask bit definition -  Read/write */
0132 #define SKIP_1 0x0040
0133 #define RX_STREAM_ENBL 0x0080
0134 #define RX_OK_ENBL 0x0100
0135 #define RX_DMA_ONLY 0x0200
0136 #define AUTO_RX_DMA 0x0400
0137 #define BUFFER_CRC 0x0800
0138 #define RX_CRC_ERROR_ENBL 0x1000
0139 #define RX_RUNT_ENBL 0x2000
0140 #define RX_EXTRA_DATA_ENBL 0x4000
0141 
0142 /* PP_RxCTL - Receive Control bit definition - Read/write */
0143 #define RX_IA_HASH_ACCEPT 0x0040
0144 #define RX_PROM_ACCEPT 0x0080
0145 #define RX_OK_ACCEPT 0x0100
0146 #define RX_MULTCAST_ACCEPT 0x0200
0147 #define RX_IA_ACCEPT 0x0400
0148 #define RX_BROADCAST_ACCEPT 0x0800
0149 #define RX_BAD_CRC_ACCEPT 0x1000
0150 #define RX_RUNT_ACCEPT 0x2000
0151 #define RX_EXTRA_DATA_ACCEPT 0x4000
0152 #define RX_ALL_ACCEPT (RX_PROM_ACCEPT|RX_BAD_CRC_ACCEPT|RX_RUNT_ACCEPT|RX_EXTRA_DATA_ACCEPT)
0153 /*  Default receive mode - individually addressed, broadcast, and error free */
0154 #define DEF_RX_ACCEPT (RX_IA_ACCEPT | RX_BROADCAST_ACCEPT | RX_OK_ACCEPT)
0155 
0156 /* PP_TxCFG - Transmit Configuration Interrupt Mask bit definition - Read/write */
0157 #define TX_LOST_CRS_ENBL 0x0040
0158 #define TX_SQE_ERROR_ENBL 0x0080
0159 #define TX_OK_ENBL 0x0100
0160 #define TX_LATE_COL_ENBL 0x0200
0161 #define TX_JBR_ENBL 0x0400
0162 #define TX_ANY_COL_ENBL 0x0800
0163 #define TX_16_COL_ENBL 0x8000
0164 
0165 /* PP_TxCMD - Transmit Command bit definition - Read-only */
0166 #define TX_START_4_BYTES 0x0000
0167 #define TX_START_64_BYTES 0x0040
0168 #define TX_START_128_BYTES 0x0080
0169 #define TX_START_ALL_BYTES 0x00C0
0170 #define TX_FORCE 0x0100
0171 #define TX_ONE_COL 0x0200
0172 #define TX_TWO_PART_DEFF_DISABLE 0x0400
0173 #define TX_NO_CRC 0x1000
0174 #define TX_RUNT 0x2000
0175 
0176 /* PP_BufCFG - Buffer Configuration Interrupt Mask bit definition - Read/write */
0177 #define GENERATE_SW_INTERRUPT 0x0040
0178 #define RX_DMA_ENBL 0x0080
0179 #define READY_FOR_TX_ENBL 0x0100
0180 #define TX_UNDERRUN_ENBL 0x0200
0181 #define RX_MISS_ENBL 0x0400
0182 #define RX_128_BYTE_ENBL 0x0800
0183 #define TX_COL_COUNT_OVRFLOW_ENBL 0x1000
0184 #define RX_MISS_COUNT_OVRFLOW_ENBL 0x2000
0185 #define RX_DEST_MATCH_ENBL 0x8000
0186 
0187 /* PP_LineCTL - Line Control bit definition - Read/write */
0188 #define SERIAL_RX_ON 0x0040
0189 #define SERIAL_TX_ON 0x0080
0190 #define AUI_ONLY 0x0100
0191 #define AUTO_AUI_10BASET 0x0200
0192 #define MODIFIED_BACKOFF 0x0800
0193 #define NO_AUTO_POLARITY 0x1000
0194 #define TWO_PART_DEFDIS 0x2000
0195 #define LOW_RX_SQUELCH 0x4000
0196 
0197 /* PP_SelfCTL - Software Self Control bit definition - Read/write */
0198 #define POWER_ON_RESET 0x0040
0199 #define SW_STOP 0x0100
0200 #define SLEEP_ON 0x0200
0201 #define AUTO_WAKEUP 0x0400
0202 #define HCB0_ENBL 0x1000
0203 #define HCB1_ENBL 0x2000
0204 #define HCB0 0x4000
0205 #define HCB1 0x8000
0206 
0207 /* PP_BusCTL - ISA Bus Control bit definition - Read/write */
0208 #define RESET_RX_DMA 0x0040
0209 #define MEMORY_ON 0x0400
0210 #define DMA_BURST_MODE 0x0800
0211 #define IO_CHANNEL_READY_ON 0x1000
0212 #define RX_DMA_SIZE_64K 0x2000
0213 #define ENABLE_IRQ 0x8000
0214 
0215 /* PP_TestCTL - Test Control bit definition - Read/write */
0216 #define LINK_OFF 0x0080
0217 #define ENDEC_LOOPBACK 0x0200
0218 #define AUI_LOOPBACK 0x0400
0219 #define BACKOFF_OFF 0x0800
0220 #define FDX_8900 0x4000
0221 #define FAST_TEST 0x8000
0222 
0223 /* PP_RxEvent - Receive Event Bit definition - Read-only */
0224 #define RX_IA_HASHED 0x0040
0225 #define RX_DRIBBLE 0x0080
0226 #define RX_OK 0x0100
0227 #define RX_HASHED 0x0200
0228 #define RX_IA 0x0400
0229 #define RX_BROADCAST 0x0800
0230 #define RX_CRC_ERROR 0x1000
0231 #define RX_RUNT 0x2000
0232 #define RX_EXTRA_DATA 0x4000
0233 
0234 #define HASH_INDEX_MASK 0x0FC00
0235 
0236 /* PP_TxEvent - Transmit Event Bit definition - Read-only */
0237 #define TX_LOST_CRS 0x0040
0238 #define TX_SQE_ERROR 0x0080
0239 #define TX_OK 0x0100
0240 #define TX_LATE_COL 0x0200
0241 #define TX_JBR 0x0400
0242 #define TX_16_COL 0x8000
0243 #define TX_SEND_OK_BITS (TX_OK|TX_LOST_CRS)
0244 #define TX_COL_COUNT_MASK 0x7800
0245 
0246 /* PP_BufEvent - Buffer Event Bit definition - Read-only */
0247 #define SW_INTERRUPT 0x0040
0248 #define RX_DMA 0x0080
0249 #define READY_FOR_TX 0x0100
0250 #define TX_UNDERRUN 0x0200
0251 #define RX_MISS 0x0400
0252 #define RX_128_BYTE 0x0800
0253 #define TX_COL_OVRFLW 0x1000
0254 #define RX_MISS_OVRFLW 0x2000
0255 #define RX_DEST_MATCH 0x8000
0256 
0257 /* PP_LineST - Ethernet Line Status bit definition - Read-only */
0258 #define LINK_OK 0x0080
0259 #define AUI_ON 0x0100
0260 #define TENBASET_ON 0x0200
0261 #define POLARITY_OK 0x1000
0262 #define CRS_OK 0x4000
0263 
0264 /* PP_SelfST - Chip Software Status bit definition */
0265 #define ACTIVE_33V 0x0040
0266 #define INIT_DONE 0x0080
0267 #define SI_BUSY 0x0100
0268 #define EEPROM_PRESENT 0x0200
0269 #define EEPROM_OK 0x0400
0270 #define EL_PRESENT 0x0800
0271 #define EE_SIZE_64 0x1000
0272 
0273 /* PP_BusST - ISA Bus Status bit definition */
0274 #define TX_BID_ERROR 0x0080
0275 #define READY_FOR_TX_NOW 0x0100
0276 
0277 /* PP_AutoNegCTL - Auto Negotiation Control bit definition */
0278 #define RE_NEG_NOW 0x0040
0279 #define ALLOW_FDX 0x0080
0280 #define AUTO_NEG_ENABLE 0x0100
0281 #define NLP_ENABLE 0x0200
0282 #define FORCE_FDX 0x8000
0283 #define AUTO_NEG_BITS (FORCE_FDX|NLP_ENABLE|AUTO_NEG_ENABLE)
0284 #define AUTO_NEG_MASK (FORCE_FDX|NLP_ENABLE|AUTO_NEG_ENABLE|ALLOW_FDX|RE_NEG_NOW)
0285 
0286 /* PP_AutoNegST - Auto Negotiation Status bit definition */
0287 #define AUTO_NEG_BUSY 0x0080
0288 #define FLP_LINK 0x0100
0289 #define FLP_LINK_GOOD 0x0800
0290 #define LINK_FAULT 0x1000
0291 #define HDX_ACTIVE 0x4000
0292 #define FDX_ACTIVE 0x8000
0293 
0294 /*  The following block defines the ISQ event types */
0295 #define ISQ_RECEIVER_EVENT 0x04
0296 #define ISQ_TRANSMITTER_EVENT 0x08
0297 #define ISQ_BUFFER_EVENT 0x0c
0298 #define ISQ_RX_MISS_EVENT 0x10
0299 #define ISQ_TX_COL_EVENT 0x12
0300 
0301 #define ISQ_EVENT_MASK 0x003F   /*  ISQ mask to find out type of event */
0302 #define ISQ_HIST 16     /*  small history buffer */
0303 #define AUTOINCREMENT 0x8000    /*  Bit mask to set bit-15 for autoincrement */
0304 
0305 #define TXRXBUFSIZE 0x0600
0306 #define RXDMABUFSIZE 0x8000
0307 #define RXDMASIZE 0x4000
0308 #define TXRX_LENGTH_MASK 0x07FF
0309 
0310 /*  rx options bits */
0311 #define RCV_WITH_RXON   1       /*  Set SerRx ON */
0312 #define RCV_COUNTS  2       /*  Use Framecnt1 */
0313 #define RCV_PONG    4       /*  Pong respondent */
0314 #define RCV_DONG    8       /*  Dong operation */
0315 #define RCV_POLLING 0x10    /*  Poll RxEvent */
0316 #define RCV_ISQ     0x20    /*  Use ISQ, int */
0317 #define RCV_AUTO_DMA    0x100   /*  Set AutoRxDMAE */
0318 #define RCV_DMA     0x200   /*  Set RxDMA only */
0319 #define RCV_DMA_ALL 0x400   /*  Copy all DMA'ed */
0320 #define RCV_FIXED_DATA  0x800   /*  Every frame same */
0321 #define RCV_IO      0x1000  /*  Use ISA IO only */
0322 #define RCV_MEMORY  0x2000  /*  Use ISA Memory */
0323 
0324 #define RAM_SIZE    0x1000       /*  The card has 4k bytes or RAM */
0325 #define PKT_START PP_TxFrame  /*  Start of packet RAM */
0326 
0327 #define RX_FRAME_PORT   0x0000
0328 #define TX_FRAME_PORT RX_FRAME_PORT
0329 #define TX_CMD_PORT 0x0004
0330 #define TX_NOW      0x0000       /*  Tx packet after   5 bytes copied */
0331 #define TX_AFTER_381    0x0040       /*  Tx packet after 381 bytes copied */
0332 #define TX_AFTER_ALL    0x00c0       /*  Tx packet after all bytes copied */
0333 #define TX_LEN_PORT 0x0006
0334 #define ISQ_PORT    0x0008
0335 #define ADD_PORT    0x000A
0336 #define DATA_PORT   0x000C
0337 
0338 #define EEPROM_WRITE_EN     0x00F0
0339 #define EEPROM_WRITE_DIS    0x0000
0340 #define EEPROM_WRITE_CMD    0x0100
0341 #define EEPROM_READ_CMD     0x0200
0342 
0343 /*  Receive Header */
0344 /*  Description of header of each packet in receive area of memory */
0345 #define RBUF_EVENT_LOW  0   /*  Low byte of RxEvent - status of received frame */
0346 #define RBUF_EVENT_HIGH 1   /*  High byte of RxEvent - status of received frame */
0347 #define RBUF_LEN_LOW    2   /*  Length of received data - low byte */
0348 #define RBUF_LEN_HI 3   /*  Length of received data - high byte */
0349 #define RBUF_HEAD_LEN   4   /*  Length of this header */
0350 
0351 #define CHIP_READ 0x1   /*  Used to mark state of the repins code (chip or dma) */
0352 #define DMA_READ 0x2   /*  Used to mark state of the repins code (chip or dma) */
0353 
0354 /*  for bios scan */
0355 /*  */
0356 #ifdef CSDEBUG
0357 /*  use these values for debugging bios scan */
0358 #define BIOS_START_SEG 0x00000
0359 #define BIOS_OFFSET_INC 0x0010
0360 #else
0361 #define BIOS_START_SEG 0x0c000
0362 #define BIOS_OFFSET_INC 0x0200
0363 #endif
0364 
0365 #define BIOS_LAST_OFFSET 0x0fc00
0366 
0367 /*  Byte offsets into the EEPROM configuration buffer */
0368 #define ISA_CNF_OFFSET 0x6
0369 #define TX_CTL_OFFSET (ISA_CNF_OFFSET + 8)          /*  8900 eeprom */
0370 #define AUTO_NEG_CNF_OFFSET (ISA_CNF_OFFSET + 8)        /*  8920 eeprom */
0371 
0372   /*  the assumption here is that the bits in the eeprom are generally  */
0373   /*  in the same position as those in the autonegctl register. */
0374   /*  Of course the IMM bit is not in that register so it must be  */
0375   /*  masked out */
0376 #define EE_FORCE_FDX  0x8000
0377 #define EE_NLP_ENABLE 0x0200
0378 #define EE_AUTO_NEG_ENABLE 0x0100
0379 #define EE_ALLOW_FDX 0x0080
0380 #define EE_AUTO_NEG_CNF_MASK (EE_FORCE_FDX|EE_NLP_ENABLE|EE_AUTO_NEG_ENABLE|EE_ALLOW_FDX)
0381 
0382 #define IMM_BIT 0x0040      /*  ignore missing media     */
0383 
0384 #define ADAPTER_CNF_OFFSET (AUTO_NEG_CNF_OFFSET + 2)
0385 #define A_CNF_10B_T 0x0001
0386 #define A_CNF_AUI 0x0002
0387 #define A_CNF_10B_2 0x0004
0388 #define A_CNF_MEDIA_TYPE 0x0070
0389 #define A_CNF_MEDIA_AUTO 0x0070
0390 #define A_CNF_MEDIA_10B_T 0x0020
0391 #define A_CNF_MEDIA_AUI 0x0040
0392 #define A_CNF_MEDIA_10B_2 0x0010
0393 #define A_CNF_DC_DC_POLARITY 0x0080
0394 #define A_CNF_NO_AUTO_POLARITY 0x2000
0395 #define A_CNF_LOW_RX_SQUELCH 0x4000
0396 #define A_CNF_EXTND_10B_2 0x8000
0397 
0398 #define PACKET_PAGE_OFFSET 0x8
0399 
0400 /*  Bit definitions for the ISA configuration word from the EEPROM */
0401 #define INT_NO_MASK 0x000F
0402 #define DMA_NO_MASK 0x0070
0403 #define ISA_DMA_SIZE 0x0200
0404 #define ISA_AUTO_RxDMA 0x0400
0405 #define ISA_RxDMA 0x0800
0406 #define DMA_BURST 0x1000
0407 #define STREAM_TRANSFER 0x2000
0408 #define ANY_ISA_DMA (ISA_AUTO_RxDMA | ISA_RxDMA)
0409 
0410 /*  DMA controller registers */
0411 #define DMA_BASE 0x00     /*  DMA controller base */
0412 #define DMA_BASE_2 0x0C0    /*  DMA controller base */
0413 
0414 #define DMA_STAT 0x0D0    /*  DMA controller status register */
0415 #define DMA_MASK 0x0D4    /*  DMA controller mask register */
0416 #define DMA_MODE 0x0D6    /*  DMA controller mode register */
0417 #define DMA_RESETFF 0x0D8    /*  DMA controller first/last flip flop */
0418 
0419 /*  DMA data */
0420 #define DMA_DISABLE 0x04     /*  Disable channel n */
0421 #define DMA_ENABLE 0x00     /*  Enable channel n */
0422 /*  Demand transfers, incr. address, auto init, writes, ch. n */
0423 #define DMA_RX_MODE 0x14
0424 /*  Demand transfers, incr. address, auto init, reads, ch. n */
0425 #define DMA_TX_MODE 0x18
0426 
0427 #define DMA_SIZE (16*1024) /*  Size of dma buffer - 16k */
0428 
0429 #define CS8900 0x0000
0430 #define CS8920 0x4000
0431 #define CS8920M 0x6000
0432 #define REVISON_BITS 0x1F00
0433 #define EEVER_NUMBER 0x12
0434 #define CHKSUM_LEN 0x14
0435 #define CHKSUM_VAL 0x0000
0436 #define START_EEPROM_DATA 0x001c /*  Offset into eeprom for start of data */
0437 #define IRQ_MAP_EEPROM_DATA 0x0046 /*  Offset into eeprom for the IRQ map */
0438 #define IRQ_MAP_LEN 0x0004 /*  No of bytes to read for the IRQ map */
0439 #define PNP_IRQ_FRMT 0x0022 /*  PNP small item IRQ format */
0440 #define CS8900_IRQ_MAP 0x1c20 /*  This IRQ map is fixed */
0441 
0442 #define CS8920_NO_INTS 0x0F   /*  Max CS8920 interrupt select # */
0443 
0444 #define PNP_ADD_PORT 0x0279
0445 #define PNP_WRITE_PORT 0x0A79
0446 
0447 #define GET_PNP_ISA_STRUCT 0x40
0448 #define PNP_ISA_STRUCT_LEN 0x06
0449 #define PNP_CSN_CNT_OFF 0x01
0450 #define PNP_RD_PORT_OFF 0x02
0451 #define PNP_FUNCTION_OK 0x00
0452 #define PNP_WAKE 0x03
0453 #define PNP_RSRC_DATA 0x04
0454 #define PNP_RSRC_READY 0x01
0455 #define PNP_STATUS 0x05
0456 #define PNP_ACTIVATE 0x30
0457 #define PNP_CNF_IO_H 0x60
0458 #define PNP_CNF_IO_L 0x61
0459 #define PNP_CNF_INT 0x70
0460 #define PNP_CNF_DMA 0x74
0461 #define PNP_CNF_MEM 0x48