0001
0002
0003
0004
0005
0006
0007
0008 #ifndef __CHELSIO_FPGA_DEFS_H__
0009 #define __CHELSIO_FPGA_DEFS_H__
0010
0011 #define FPGA_PCIX_ADDR_VERSION 0xA08
0012 #define FPGA_PCIX_ADDR_STAT 0xA0C
0013
0014
0015 #define FPGA_PCIX_INTERRUPT_SGE_ERROR 0x1
0016 #define FPGA_PCIX_INTERRUPT_SGE_DATA 0x2
0017 #define FPGA_PCIX_INTERRUPT_TP 0x4
0018 #define FPGA_PCIX_INTERRUPT_MC3 0x8
0019 #define FPGA_PCIX_INTERRUPT_GMAC 0x10
0020 #define FPGA_PCIX_INTERRUPT_PCIX 0x20
0021
0022
0023 #define FPGA_TP_ADDR_INTERRUPT_ENABLE 0xA10
0024 #define FPGA_TP_ADDR_INTERRUPT_CAUSE 0xA14
0025 #define FPGA_TP_ADDR_VERSION 0xA18
0026
0027
0028 #define FPGA_TP_INTERRUPT_MC4 0x1
0029 #define FPGA_TP_INTERRUPT_MC5 0x2
0030
0031
0032
0033
0034 #define FPGA_MC3_REG_INTRENABLE 0xA20
0035 #define FPGA_MC3_REG_INTRCAUSE 0xA24
0036 #define FPGA_MC3_REG_VERSION 0xA28
0037
0038
0039
0040
0041 #define FPGA_GMAC_ADDR_INTERRUPT_ENABLE 0xA30
0042 #define FPGA_GMAC_ADDR_INTERRUPT_CAUSE 0xA34
0043 #define FPGA_GMAC_ADDR_VERSION 0xA38
0044
0045
0046 #define FPGA_GMAC_INTERRUPT_PORT0 0x1
0047 #define FPGA_GMAC_INTERRUPT_PORT1 0x2
0048 #define FPGA_GMAC_INTERRUPT_PORT2 0x4
0049 #define FPGA_GMAC_INTERRUPT_PORT3 0x8
0050
0051
0052 #define A_MI0_CLK 0xb00
0053
0054 #define S_MI0_CLK_DIV 0
0055 #define M_MI0_CLK_DIV 0xff
0056 #define V_MI0_CLK_DIV(x) ((x) << S_MI0_CLK_DIV)
0057 #define G_MI0_CLK_DIV(x) (((x) >> S_MI0_CLK_DIV) & M_MI0_CLK_DIV)
0058
0059 #define S_MI0_CLK_CNT 8
0060 #define M_MI0_CLK_CNT 0xff
0061 #define V_MI0_CLK_CNT(x) ((x) << S_MI0_CLK_CNT)
0062 #define G_MI0_CLK_CNT(x) (((x) >> S_MI0_CLK_CNT) & M_MI0_CLK_CNT)
0063
0064 #define A_MI0_CSR 0xb04
0065
0066 #define S_MI0_CSR_POLL 0
0067 #define V_MI0_CSR_POLL(x) ((x) << S_MI0_CSR_POLL)
0068 #define F_MI0_CSR_POLL V_MI0_CSR_POLL(1U)
0069
0070 #define S_MI0_PREAMBLE 1
0071 #define V_MI0_PREAMBLE(x) ((x) << S_MI0_PREAMBLE)
0072 #define F_MI0_PREAMBLE V_MI0_PREAMBLE(1U)
0073
0074 #define S_MI0_INTR_ENABLE 2
0075 #define V_MI0_INTR_ENABLE(x) ((x) << S_MI0_INTR_ENABLE)
0076 #define F_MI0_INTR_ENABLE V_MI0_INTR_ENABLE(1U)
0077
0078 #define S_MI0_BUSY 3
0079 #define V_MI0_BUSY(x) ((x) << S_MI0_BUSY)
0080 #define F_MI0_BUSY V_MI0_BUSY(1U)
0081
0082 #define S_MI0_MDIO 4
0083 #define V_MI0_MDIO(x) ((x) << S_MI0_MDIO)
0084 #define F_MI0_MDIO V_MI0_MDIO(1U)
0085
0086 #define A_MI0_ADDR 0xb08
0087
0088 #define S_MI0_PHY_REG_ADDR 0
0089 #define M_MI0_PHY_REG_ADDR 0x1f
0090 #define V_MI0_PHY_REG_ADDR(x) ((x) << S_MI0_PHY_REG_ADDR)
0091 #define G_MI0_PHY_REG_ADDR(x) (((x) >> S_MI0_PHY_REG_ADDR) & M_MI0_PHY_REG_ADDR)
0092
0093 #define S_MI0_PHY_ADDR 5
0094 #define M_MI0_PHY_ADDR 0x1f
0095 #define V_MI0_PHY_ADDR(x) ((x) << S_MI0_PHY_ADDR)
0096 #define G_MI0_PHY_ADDR(x) (((x) >> S_MI0_PHY_ADDR) & M_MI0_PHY_ADDR)
0097
0098 #define A_MI0_DATA_EXT 0xb0c
0099 #define A_MI0_DATA_INT 0xb10
0100
0101
0102 #define A_GMAC_MACID_LO 0x28
0103 #define A_GMAC_MACID_HI 0x2c
0104 #define A_GMAC_CSR 0x30
0105
0106 #define S_INTERFACE 0
0107 #define M_INTERFACE 0x3
0108 #define V_INTERFACE(x) ((x) << S_INTERFACE)
0109 #define G_INTERFACE(x) (((x) >> S_INTERFACE) & M_INTERFACE)
0110
0111 #define S_MAC_TX_ENABLE 2
0112 #define V_MAC_TX_ENABLE(x) ((x) << S_MAC_TX_ENABLE)
0113 #define F_MAC_TX_ENABLE V_MAC_TX_ENABLE(1U)
0114
0115 #define S_MAC_RX_ENABLE 3
0116 #define V_MAC_RX_ENABLE(x) ((x) << S_MAC_RX_ENABLE)
0117 #define F_MAC_RX_ENABLE V_MAC_RX_ENABLE(1U)
0118
0119 #define S_MAC_LB_ENABLE 4
0120 #define V_MAC_LB_ENABLE(x) ((x) << S_MAC_LB_ENABLE)
0121 #define F_MAC_LB_ENABLE V_MAC_LB_ENABLE(1U)
0122
0123 #define S_MAC_SPEED 5
0124 #define M_MAC_SPEED 0x3
0125 #define V_MAC_SPEED(x) ((x) << S_MAC_SPEED)
0126 #define G_MAC_SPEED(x) (((x) >> S_MAC_SPEED) & M_MAC_SPEED)
0127
0128 #define S_MAC_HD_FC_ENABLE 7
0129 #define V_MAC_HD_FC_ENABLE(x) ((x) << S_MAC_HD_FC_ENABLE)
0130 #define F_MAC_HD_FC_ENABLE V_MAC_HD_FC_ENABLE(1U)
0131
0132 #define S_MAC_HALF_DUPLEX 8
0133 #define V_MAC_HALF_DUPLEX(x) ((x) << S_MAC_HALF_DUPLEX)
0134 #define F_MAC_HALF_DUPLEX V_MAC_HALF_DUPLEX(1U)
0135
0136 #define S_MAC_PROMISC 9
0137 #define V_MAC_PROMISC(x) ((x) << S_MAC_PROMISC)
0138 #define F_MAC_PROMISC V_MAC_PROMISC(1U)
0139
0140 #define S_MAC_MC_ENABLE 10
0141 #define V_MAC_MC_ENABLE(x) ((x) << S_MAC_MC_ENABLE)
0142 #define F_MAC_MC_ENABLE V_MAC_MC_ENABLE(1U)
0143
0144 #define S_MAC_RESET 11
0145 #define V_MAC_RESET(x) ((x) << S_MAC_RESET)
0146 #define F_MAC_RESET V_MAC_RESET(1U)
0147
0148 #define S_MAC_RX_PAUSE_ENABLE 12
0149 #define V_MAC_RX_PAUSE_ENABLE(x) ((x) << S_MAC_RX_PAUSE_ENABLE)
0150 #define F_MAC_RX_PAUSE_ENABLE V_MAC_RX_PAUSE_ENABLE(1U)
0151
0152 #define S_MAC_TX_PAUSE_ENABLE 13
0153 #define V_MAC_TX_PAUSE_ENABLE(x) ((x) << S_MAC_TX_PAUSE_ENABLE)
0154 #define F_MAC_TX_PAUSE_ENABLE V_MAC_TX_PAUSE_ENABLE(1U)
0155
0156 #define S_MAC_LWM_ENABLE 14
0157 #define V_MAC_LWM_ENABLE(x) ((x) << S_MAC_LWM_ENABLE)
0158 #define F_MAC_LWM_ENABLE V_MAC_LWM_ENABLE(1U)
0159
0160 #define S_MAC_MAGIC_PKT_ENABLE 15
0161 #define V_MAC_MAGIC_PKT_ENABLE(x) ((x) << S_MAC_MAGIC_PKT_ENABLE)
0162 #define F_MAC_MAGIC_PKT_ENABLE V_MAC_MAGIC_PKT_ENABLE(1U)
0163
0164 #define S_MAC_ISL_ENABLE 16
0165 #define V_MAC_ISL_ENABLE(x) ((x) << S_MAC_ISL_ENABLE)
0166 #define F_MAC_ISL_ENABLE V_MAC_ISL_ENABLE(1U)
0167
0168 #define S_MAC_JUMBO_ENABLE 17
0169 #define V_MAC_JUMBO_ENABLE(x) ((x) << S_MAC_JUMBO_ENABLE)
0170 #define F_MAC_JUMBO_ENABLE V_MAC_JUMBO_ENABLE(1U)
0171
0172 #define S_MAC_RX_PAD_ENABLE 18
0173 #define V_MAC_RX_PAD_ENABLE(x) ((x) << S_MAC_RX_PAD_ENABLE)
0174 #define F_MAC_RX_PAD_ENABLE V_MAC_RX_PAD_ENABLE(1U)
0175
0176 #define S_MAC_RX_CRC_ENABLE 19
0177 #define V_MAC_RX_CRC_ENABLE(x) ((x) << S_MAC_RX_CRC_ENABLE)
0178 #define F_MAC_RX_CRC_ENABLE V_MAC_RX_CRC_ENABLE(1U)
0179
0180 #define A_GMAC_IFS 0x34
0181
0182 #define S_MAC_IFS2 0
0183 #define M_MAC_IFS2 0x3f
0184 #define V_MAC_IFS2(x) ((x) << S_MAC_IFS2)
0185 #define G_MAC_IFS2(x) (((x) >> S_MAC_IFS2) & M_MAC_IFS2)
0186
0187 #define S_MAC_IFS1 8
0188 #define M_MAC_IFS1 0x7f
0189 #define V_MAC_IFS1(x) ((x) << S_MAC_IFS1)
0190 #define G_MAC_IFS1(x) (((x) >> S_MAC_IFS1) & M_MAC_IFS1)
0191
0192 #define A_GMAC_JUMBO_FRAME_LEN 0x38
0193 #define A_GMAC_LNK_DLY 0x3c
0194 #define A_GMAC_PAUSETIME 0x40
0195 #define A_GMAC_MCAST_LO 0x44
0196 #define A_GMAC_MCAST_HI 0x48
0197 #define A_GMAC_MCAST_MASK_LO 0x4c
0198 #define A_GMAC_MCAST_MASK_HI 0x50
0199 #define A_GMAC_RMT_CNT 0x54
0200 #define A_GMAC_RMT_DATA 0x58
0201 #define A_GMAC_BACKOFF_SEED 0x5c
0202 #define A_GMAC_TXF_THRES 0x60
0203
0204 #define S_TXF_READ_THRESHOLD 0
0205 #define M_TXF_READ_THRESHOLD 0xff
0206 #define V_TXF_READ_THRESHOLD(x) ((x) << S_TXF_READ_THRESHOLD)
0207 #define G_TXF_READ_THRESHOLD(x) (((x) >> S_TXF_READ_THRESHOLD) & M_TXF_READ_THRESHOLD)
0208
0209 #define S_TXF_WRITE_THRESHOLD 16
0210 #define M_TXF_WRITE_THRESHOLD 0xff
0211 #define V_TXF_WRITE_THRESHOLD(x) ((x) << S_TXF_WRITE_THRESHOLD)
0212 #define G_TXF_WRITE_THRESHOLD(x) (((x) >> S_TXF_WRITE_THRESHOLD) & M_TXF_WRITE_THRESHOLD)
0213
0214 #define MAC_REG_BASE 0x600
0215 #define MAC_REG_ADDR(idx, reg) (MAC_REG_BASE + (idx) * 128 + (reg))
0216
0217 #define MAC_REG_IDLO(idx) MAC_REG_ADDR(idx, A_GMAC_MACID_LO)
0218 #define MAC_REG_IDHI(idx) MAC_REG_ADDR(idx, A_GMAC_MACID_HI)
0219 #define MAC_REG_CSR(idx) MAC_REG_ADDR(idx, A_GMAC_CSR)
0220 #define MAC_REG_IFS(idx) MAC_REG_ADDR(idx, A_GMAC_IFS)
0221 #define MAC_REG_LARGEFRAMELENGTH(idx) MAC_REG_ADDR(idx, A_GMAC_JUMBO_FRAME_LEN)
0222 #define MAC_REG_LINKDLY(idx) MAC_REG_ADDR(idx, A_GMAC_LNK_DLY)
0223 #define MAC_REG_PAUSETIME(idx) MAC_REG_ADDR(idx, A_GMAC_PAUSETIME)
0224 #define MAC_REG_CASTLO(idx) MAC_REG_ADDR(idx, A_GMAC_MCAST_LO)
0225 #define MAC_REG_MCASTHI(idx) MAC_REG_ADDR(idx, A_GMAC_MCAST_HI)
0226 #define MAC_REG_CASTMASKLO(idx) MAC_REG_ADDR(idx, A_GMAC_MCAST_MASK_LO)
0227 #define MAC_REG_MCASTMASKHI(idx) MAC_REG_ADDR(idx, A_GMAC_MCAST_MASK_HI)
0228 #define MAC_REG_RMCNT(idx) MAC_REG_ADDR(idx, A_GMAC_RMT_CNT)
0229 #define MAC_REG_RMDATA(idx) MAC_REG_ADDR(idx, A_GMAC_RMT_DATA)
0230 #define MAC_REG_GMRANDBACKOFFSEED(idx) MAC_REG_ADDR(idx, A_GMAC_BACKOFF_SEED)
0231 #define MAC_REG_TXFTHRESHOLDS(idx) MAC_REG_ADDR(idx, A_GMAC_TXF_THRES)
0232
0233 #endif