Back to home page

OSCL-LXR

 
 

    


0001 /* SPDX-License-Identifier: GPL-2.0
0002  *
0003  * Copyright 2016-2018 HabanaLabs, Ltd.
0004  * All Rights Reserved.
0005  *
0006  */
0007 
0008 /************************************
0009  ** This is an auto-generated file **
0010  **       DO NOT EDIT BELOW        **
0011  ************************************/
0012 
0013 #ifndef ASIC_REG_TPC0_CMDQ_MASKS_H_
0014 #define ASIC_REG_TPC0_CMDQ_MASKS_H_
0015 
0016 /*
0017  *****************************************
0018  *   TPC0_CMDQ (Prototype: CMDQ)
0019  *****************************************
0020  */
0021 
0022 /* TPC0_CMDQ_GLBL_CFG0 */
0023 #define TPC0_CMDQ_GLBL_CFG0_PQF_EN_SHIFT                             0
0024 #define TPC0_CMDQ_GLBL_CFG0_PQF_EN_MASK                              0x1
0025 #define TPC0_CMDQ_GLBL_CFG0_CQF_EN_SHIFT                             1
0026 #define TPC0_CMDQ_GLBL_CFG0_CQF_EN_MASK                              0x2
0027 #define TPC0_CMDQ_GLBL_CFG0_CP_EN_SHIFT                              2
0028 #define TPC0_CMDQ_GLBL_CFG0_CP_EN_MASK                               0x4
0029 #define TPC0_CMDQ_GLBL_CFG0_DMA_EN_SHIFT                             3
0030 #define TPC0_CMDQ_GLBL_CFG0_DMA_EN_MASK                              0x8
0031 
0032 /* TPC0_CMDQ_GLBL_CFG1 */
0033 #define TPC0_CMDQ_GLBL_CFG1_PQF_STOP_SHIFT                           0
0034 #define TPC0_CMDQ_GLBL_CFG1_PQF_STOP_MASK                            0x1
0035 #define TPC0_CMDQ_GLBL_CFG1_CQF_STOP_SHIFT                           1
0036 #define TPC0_CMDQ_GLBL_CFG1_CQF_STOP_MASK                            0x2
0037 #define TPC0_CMDQ_GLBL_CFG1_CP_STOP_SHIFT                            2
0038 #define TPC0_CMDQ_GLBL_CFG1_CP_STOP_MASK                             0x4
0039 #define TPC0_CMDQ_GLBL_CFG1_DMA_STOP_SHIFT                           3
0040 #define TPC0_CMDQ_GLBL_CFG1_DMA_STOP_MASK                            0x8
0041 #define TPC0_CMDQ_GLBL_CFG1_PQF_FLUSH_SHIFT                          8
0042 #define TPC0_CMDQ_GLBL_CFG1_PQF_FLUSH_MASK                           0x100
0043 #define TPC0_CMDQ_GLBL_CFG1_CQF_FLUSH_SHIFT                          9
0044 #define TPC0_CMDQ_GLBL_CFG1_CQF_FLUSH_MASK                           0x200
0045 #define TPC0_CMDQ_GLBL_CFG1_CP_FLUSH_SHIFT                           10
0046 #define TPC0_CMDQ_GLBL_CFG1_CP_FLUSH_MASK                            0x400
0047 #define TPC0_CMDQ_GLBL_CFG1_DMA_FLUSH_SHIFT                          11
0048 #define TPC0_CMDQ_GLBL_CFG1_DMA_FLUSH_MASK                           0x800
0049 
0050 /* TPC0_CMDQ_GLBL_PROT */
0051 #define TPC0_CMDQ_GLBL_PROT_PQF_PROT_SHIFT                           0
0052 #define TPC0_CMDQ_GLBL_PROT_PQF_PROT_MASK                            0x1
0053 #define TPC0_CMDQ_GLBL_PROT_CQF_PROT_SHIFT                           1
0054 #define TPC0_CMDQ_GLBL_PROT_CQF_PROT_MASK                            0x2
0055 #define TPC0_CMDQ_GLBL_PROT_CP_PROT_SHIFT                            2
0056 #define TPC0_CMDQ_GLBL_PROT_CP_PROT_MASK                             0x4
0057 #define TPC0_CMDQ_GLBL_PROT_DMA_PROT_SHIFT                           3
0058 #define TPC0_CMDQ_GLBL_PROT_DMA_PROT_MASK                            0x8
0059 #define TPC0_CMDQ_GLBL_PROT_PQF_ERR_PROT_SHIFT                       4
0060 #define TPC0_CMDQ_GLBL_PROT_PQF_ERR_PROT_MASK                        0x10
0061 #define TPC0_CMDQ_GLBL_PROT_CQF_ERR_PROT_SHIFT                       5
0062 #define TPC0_CMDQ_GLBL_PROT_CQF_ERR_PROT_MASK                        0x20
0063 #define TPC0_CMDQ_GLBL_PROT_CP_ERR_PROT_SHIFT                        6
0064 #define TPC0_CMDQ_GLBL_PROT_CP_ERR_PROT_MASK                         0x40
0065 #define TPC0_CMDQ_GLBL_PROT_DMA_ERR_PROT_SHIFT                       7
0066 #define TPC0_CMDQ_GLBL_PROT_DMA_ERR_PROT_MASK                        0x80
0067 
0068 /* TPC0_CMDQ_GLBL_ERR_CFG */
0069 #define TPC0_CMDQ_GLBL_ERR_CFG_PQF_ERR_INT_EN_SHIFT                  0
0070 #define TPC0_CMDQ_GLBL_ERR_CFG_PQF_ERR_INT_EN_MASK                   0x1
0071 #define TPC0_CMDQ_GLBL_ERR_CFG_PQF_ERR_MSG_EN_SHIFT                  1
0072 #define TPC0_CMDQ_GLBL_ERR_CFG_PQF_ERR_MSG_EN_MASK                   0x2
0073 #define TPC0_CMDQ_GLBL_ERR_CFG_PQF_STOP_ON_ERR_SHIFT                 2
0074 #define TPC0_CMDQ_GLBL_ERR_CFG_PQF_STOP_ON_ERR_MASK                  0x4
0075 #define TPC0_CMDQ_GLBL_ERR_CFG_CQF_ERR_INT_EN_SHIFT                  3
0076 #define TPC0_CMDQ_GLBL_ERR_CFG_CQF_ERR_INT_EN_MASK                   0x8
0077 #define TPC0_CMDQ_GLBL_ERR_CFG_CQF_ERR_MSG_EN_SHIFT                  4
0078 #define TPC0_CMDQ_GLBL_ERR_CFG_CQF_ERR_MSG_EN_MASK                   0x10
0079 #define TPC0_CMDQ_GLBL_ERR_CFG_CQF_STOP_ON_ERR_SHIFT                 5
0080 #define TPC0_CMDQ_GLBL_ERR_CFG_CQF_STOP_ON_ERR_MASK                  0x20
0081 #define TPC0_CMDQ_GLBL_ERR_CFG_CP_ERR_INT_EN_SHIFT                   6
0082 #define TPC0_CMDQ_GLBL_ERR_CFG_CP_ERR_INT_EN_MASK                    0x40
0083 #define TPC0_CMDQ_GLBL_ERR_CFG_CP_ERR_MSG_EN_SHIFT                   7
0084 #define TPC0_CMDQ_GLBL_ERR_CFG_CP_ERR_MSG_EN_MASK                    0x80
0085 #define TPC0_CMDQ_GLBL_ERR_CFG_CP_STOP_ON_ERR_SHIFT                  8
0086 #define TPC0_CMDQ_GLBL_ERR_CFG_CP_STOP_ON_ERR_MASK                   0x100
0087 #define TPC0_CMDQ_GLBL_ERR_CFG_DMA_ERR_INT_EN_SHIFT                  9
0088 #define TPC0_CMDQ_GLBL_ERR_CFG_DMA_ERR_INT_EN_MASK                   0x200
0089 #define TPC0_CMDQ_GLBL_ERR_CFG_DMA_ERR_MSG_EN_SHIFT                  10
0090 #define TPC0_CMDQ_GLBL_ERR_CFG_DMA_ERR_MSG_EN_MASK                   0x400
0091 #define TPC0_CMDQ_GLBL_ERR_CFG_DMA_STOP_ON_ERR_SHIFT                 11
0092 #define TPC0_CMDQ_GLBL_ERR_CFG_DMA_STOP_ON_ERR_MASK                  0x800
0093 
0094 /* TPC0_CMDQ_GLBL_ERR_ADDR_LO */
0095 #define TPC0_CMDQ_GLBL_ERR_ADDR_LO_VAL_SHIFT                         0
0096 #define TPC0_CMDQ_GLBL_ERR_ADDR_LO_VAL_MASK                          0xFFFFFFFF
0097 
0098 /* TPC0_CMDQ_GLBL_ERR_ADDR_HI */
0099 #define TPC0_CMDQ_GLBL_ERR_ADDR_HI_VAL_SHIFT                         0
0100 #define TPC0_CMDQ_GLBL_ERR_ADDR_HI_VAL_MASK                          0xFFFFFFFF
0101 
0102 /* TPC0_CMDQ_GLBL_ERR_WDATA */
0103 #define TPC0_CMDQ_GLBL_ERR_WDATA_VAL_SHIFT                           0
0104 #define TPC0_CMDQ_GLBL_ERR_WDATA_VAL_MASK                            0xFFFFFFFF
0105 
0106 /* TPC0_CMDQ_GLBL_SECURE_PROPS */
0107 #define TPC0_CMDQ_GLBL_SECURE_PROPS_ASID_SHIFT                       0
0108 #define TPC0_CMDQ_GLBL_SECURE_PROPS_ASID_MASK                        0x3FF
0109 #define TPC0_CMDQ_GLBL_SECURE_PROPS_MMBP_SHIFT                       10
0110 #define TPC0_CMDQ_GLBL_SECURE_PROPS_MMBP_MASK                        0x400
0111 
0112 /* TPC0_CMDQ_GLBL_NON_SECURE_PROPS */
0113 #define TPC0_CMDQ_GLBL_NON_SECURE_PROPS_ASID_SHIFT                   0
0114 #define TPC0_CMDQ_GLBL_NON_SECURE_PROPS_ASID_MASK                    0x3FF
0115 #define TPC0_CMDQ_GLBL_NON_SECURE_PROPS_MMBP_SHIFT                   10
0116 #define TPC0_CMDQ_GLBL_NON_SECURE_PROPS_MMBP_MASK                    0x400
0117 
0118 /* TPC0_CMDQ_GLBL_STS0 */
0119 #define TPC0_CMDQ_GLBL_STS0_PQF_IDLE_SHIFT                           0
0120 #define TPC0_CMDQ_GLBL_STS0_PQF_IDLE_MASK                            0x1
0121 #define TPC0_CMDQ_GLBL_STS0_CQF_IDLE_SHIFT                           1
0122 #define TPC0_CMDQ_GLBL_STS0_CQF_IDLE_MASK                            0x2
0123 #define TPC0_CMDQ_GLBL_STS0_CP_IDLE_SHIFT                            2
0124 #define TPC0_CMDQ_GLBL_STS0_CP_IDLE_MASK                             0x4
0125 #define TPC0_CMDQ_GLBL_STS0_DMA_IDLE_SHIFT                           3
0126 #define TPC0_CMDQ_GLBL_STS0_DMA_IDLE_MASK                            0x8
0127 #define TPC0_CMDQ_GLBL_STS0_PQF_IS_STOP_SHIFT                        4
0128 #define TPC0_CMDQ_GLBL_STS0_PQF_IS_STOP_MASK                         0x10
0129 #define TPC0_CMDQ_GLBL_STS0_CQF_IS_STOP_SHIFT                        5
0130 #define TPC0_CMDQ_GLBL_STS0_CQF_IS_STOP_MASK                         0x20
0131 #define TPC0_CMDQ_GLBL_STS0_CP_IS_STOP_SHIFT                         6
0132 #define TPC0_CMDQ_GLBL_STS0_CP_IS_STOP_MASK                          0x40
0133 #define TPC0_CMDQ_GLBL_STS0_DMA_IS_STOP_SHIFT                        7
0134 #define TPC0_CMDQ_GLBL_STS0_DMA_IS_STOP_MASK                         0x80
0135 
0136 /* TPC0_CMDQ_GLBL_STS1 */
0137 #define TPC0_CMDQ_GLBL_STS1_PQF_RD_ERR_SHIFT                         0
0138 #define TPC0_CMDQ_GLBL_STS1_PQF_RD_ERR_MASK                          0x1
0139 #define TPC0_CMDQ_GLBL_STS1_CQF_RD_ERR_SHIFT                         1
0140 #define TPC0_CMDQ_GLBL_STS1_CQF_RD_ERR_MASK                          0x2
0141 #define TPC0_CMDQ_GLBL_STS1_CP_RD_ERR_SHIFT                          2
0142 #define TPC0_CMDQ_GLBL_STS1_CP_RD_ERR_MASK                           0x4
0143 #define TPC0_CMDQ_GLBL_STS1_CP_UNDEF_CMD_ERR_SHIFT                   3
0144 #define TPC0_CMDQ_GLBL_STS1_CP_UNDEF_CMD_ERR_MASK                    0x8
0145 #define TPC0_CMDQ_GLBL_STS1_CP_STOP_OP_SHIFT                         4
0146 #define TPC0_CMDQ_GLBL_STS1_CP_STOP_OP_MASK                          0x10
0147 #define TPC0_CMDQ_GLBL_STS1_CP_MSG_WR_ERR_SHIFT                      5
0148 #define TPC0_CMDQ_GLBL_STS1_CP_MSG_WR_ERR_MASK                       0x20
0149 #define TPC0_CMDQ_GLBL_STS1_DMA_RD_ERR_SHIFT                         8
0150 #define TPC0_CMDQ_GLBL_STS1_DMA_RD_ERR_MASK                          0x100
0151 #define TPC0_CMDQ_GLBL_STS1_DMA_WR_ERR_SHIFT                         9
0152 #define TPC0_CMDQ_GLBL_STS1_DMA_WR_ERR_MASK                          0x200
0153 #define TPC0_CMDQ_GLBL_STS1_DMA_RD_MSG_ERR_SHIFT                     10
0154 #define TPC0_CMDQ_GLBL_STS1_DMA_RD_MSG_ERR_MASK                      0x400
0155 #define TPC0_CMDQ_GLBL_STS1_DMA_WR_MSG_ERR_SHIFT                     11
0156 #define TPC0_CMDQ_GLBL_STS1_DMA_WR_MSG_ERR_MASK                      0x800
0157 
0158 /* TPC0_CMDQ_CQ_CFG0 */
0159 #define TPC0_CMDQ_CQ_CFG0_RESERVED_SHIFT                             0
0160 #define TPC0_CMDQ_CQ_CFG0_RESERVED_MASK                              0x1
0161 
0162 /* TPC0_CMDQ_CQ_CFG1 */
0163 #define TPC0_CMDQ_CQ_CFG1_CREDIT_LIM_SHIFT                           0
0164 #define TPC0_CMDQ_CQ_CFG1_CREDIT_LIM_MASK                            0xFFFF
0165 #define TPC0_CMDQ_CQ_CFG1_MAX_INFLIGHT_SHIFT                         16
0166 #define TPC0_CMDQ_CQ_CFG1_MAX_INFLIGHT_MASK                          0xFFFF0000
0167 
0168 /* TPC0_CMDQ_CQ_ARUSER */
0169 #define TPC0_CMDQ_CQ_ARUSER_NOSNOOP_SHIFT                            0
0170 #define TPC0_CMDQ_CQ_ARUSER_NOSNOOP_MASK                             0x1
0171 #define TPC0_CMDQ_CQ_ARUSER_WORD_SHIFT                               1
0172 #define TPC0_CMDQ_CQ_ARUSER_WORD_MASK                                0x2
0173 
0174 /* TPC0_CMDQ_CQ_PTR_LO */
0175 #define TPC0_CMDQ_CQ_PTR_LO_VAL_SHIFT                                0
0176 #define TPC0_CMDQ_CQ_PTR_LO_VAL_MASK                                 0xFFFFFFFF
0177 
0178 /* TPC0_CMDQ_CQ_PTR_HI */
0179 #define TPC0_CMDQ_CQ_PTR_HI_VAL_SHIFT                                0
0180 #define TPC0_CMDQ_CQ_PTR_HI_VAL_MASK                                 0xFFFFFFFF
0181 
0182 /* TPC0_CMDQ_CQ_TSIZE */
0183 #define TPC0_CMDQ_CQ_TSIZE_VAL_SHIFT                                 0
0184 #define TPC0_CMDQ_CQ_TSIZE_VAL_MASK                                  0xFFFFFFFF
0185 
0186 /* TPC0_CMDQ_CQ_CTL */
0187 #define TPC0_CMDQ_CQ_CTL_RPT_SHIFT                                   0
0188 #define TPC0_CMDQ_CQ_CTL_RPT_MASK                                    0xFFFF
0189 #define TPC0_CMDQ_CQ_CTL_CTL_SHIFT                                   16
0190 #define TPC0_CMDQ_CQ_CTL_CTL_MASK                                    0xFFFF0000
0191 
0192 /* TPC0_CMDQ_CQ_PTR_LO_STS */
0193 #define TPC0_CMDQ_CQ_PTR_LO_STS_VAL_SHIFT                            0
0194 #define TPC0_CMDQ_CQ_PTR_LO_STS_VAL_MASK                             0xFFFFFFFF
0195 
0196 /* TPC0_CMDQ_CQ_PTR_HI_STS */
0197 #define TPC0_CMDQ_CQ_PTR_HI_STS_VAL_SHIFT                            0
0198 #define TPC0_CMDQ_CQ_PTR_HI_STS_VAL_MASK                             0xFFFFFFFF
0199 
0200 /* TPC0_CMDQ_CQ_TSIZE_STS */
0201 #define TPC0_CMDQ_CQ_TSIZE_STS_VAL_SHIFT                             0
0202 #define TPC0_CMDQ_CQ_TSIZE_STS_VAL_MASK                              0xFFFFFFFF
0203 
0204 /* TPC0_CMDQ_CQ_CTL_STS */
0205 #define TPC0_CMDQ_CQ_CTL_STS_RPT_SHIFT                               0
0206 #define TPC0_CMDQ_CQ_CTL_STS_RPT_MASK                                0xFFFF
0207 #define TPC0_CMDQ_CQ_CTL_STS_CTL_SHIFT                               16
0208 #define TPC0_CMDQ_CQ_CTL_STS_CTL_MASK                                0xFFFF0000
0209 
0210 /* TPC0_CMDQ_CQ_STS0 */
0211 #define TPC0_CMDQ_CQ_STS0_CQ_CREDIT_CNT_SHIFT                        0
0212 #define TPC0_CMDQ_CQ_STS0_CQ_CREDIT_CNT_MASK                         0xFFFF
0213 #define TPC0_CMDQ_CQ_STS0_CQ_FREE_CNT_SHIFT                          16
0214 #define TPC0_CMDQ_CQ_STS0_CQ_FREE_CNT_MASK                           0xFFFF0000
0215 
0216 /* TPC0_CMDQ_CQ_STS1 */
0217 #define TPC0_CMDQ_CQ_STS1_CQ_INFLIGHT_CNT_SHIFT                      0
0218 #define TPC0_CMDQ_CQ_STS1_CQ_INFLIGHT_CNT_MASK                       0xFFFF
0219 #define TPC0_CMDQ_CQ_STS1_CQ_BUF_EMPTY_SHIFT                         30
0220 #define TPC0_CMDQ_CQ_STS1_CQ_BUF_EMPTY_MASK                          0x40000000
0221 #define TPC0_CMDQ_CQ_STS1_CQ_BUSY_SHIFT                              31
0222 #define TPC0_CMDQ_CQ_STS1_CQ_BUSY_MASK                               0x80000000
0223 
0224 /* TPC0_CMDQ_CQ_RD_RATE_LIM_EN */
0225 #define TPC0_CMDQ_CQ_RD_RATE_LIM_EN_VAL_SHIFT                        0
0226 #define TPC0_CMDQ_CQ_RD_RATE_LIM_EN_VAL_MASK                         0x1
0227 
0228 /* TPC0_CMDQ_CQ_RD_RATE_LIM_RST_TOKEN */
0229 #define TPC0_CMDQ_CQ_RD_RATE_LIM_RST_TOKEN_VAL_SHIFT                 0
0230 #define TPC0_CMDQ_CQ_RD_RATE_LIM_RST_TOKEN_VAL_MASK                  0xFFFF
0231 
0232 /* TPC0_CMDQ_CQ_RD_RATE_LIM_SAT */
0233 #define TPC0_CMDQ_CQ_RD_RATE_LIM_SAT_VAL_SHIFT                       0
0234 #define TPC0_CMDQ_CQ_RD_RATE_LIM_SAT_VAL_MASK                        0xFFFF
0235 
0236 /* TPC0_CMDQ_CQ_RD_RATE_LIM_TOUT */
0237 #define TPC0_CMDQ_CQ_RD_RATE_LIM_TOUT_VAL_SHIFT                      0
0238 #define TPC0_CMDQ_CQ_RD_RATE_LIM_TOUT_VAL_MASK                       0x7FFFFFFF
0239 
0240 /* TPC0_CMDQ_CQ_IFIFO_CNT */
0241 #define TPC0_CMDQ_CQ_IFIFO_CNT_VAL_SHIFT                             0
0242 #define TPC0_CMDQ_CQ_IFIFO_CNT_VAL_MASK                              0x3
0243 
0244 /* TPC0_CMDQ_CP_MSG_BASE0_ADDR_LO */
0245 #define TPC0_CMDQ_CP_MSG_BASE0_ADDR_LO_VAL_SHIFT                     0
0246 #define TPC0_CMDQ_CP_MSG_BASE0_ADDR_LO_VAL_MASK                      0xFFFFFFFF
0247 
0248 /* TPC0_CMDQ_CP_MSG_BASE0_ADDR_HI */
0249 #define TPC0_CMDQ_CP_MSG_BASE0_ADDR_HI_VAL_SHIFT                     0
0250 #define TPC0_CMDQ_CP_MSG_BASE0_ADDR_HI_VAL_MASK                      0xFFFFFFFF
0251 
0252 /* TPC0_CMDQ_CP_MSG_BASE1_ADDR_LO */
0253 #define TPC0_CMDQ_CP_MSG_BASE1_ADDR_LO_VAL_SHIFT                     0
0254 #define TPC0_CMDQ_CP_MSG_BASE1_ADDR_LO_VAL_MASK                      0xFFFFFFFF
0255 
0256 /* TPC0_CMDQ_CP_MSG_BASE1_ADDR_HI */
0257 #define TPC0_CMDQ_CP_MSG_BASE1_ADDR_HI_VAL_SHIFT                     0
0258 #define TPC0_CMDQ_CP_MSG_BASE1_ADDR_HI_VAL_MASK                      0xFFFFFFFF
0259 
0260 /* TPC0_CMDQ_CP_MSG_BASE2_ADDR_LO */
0261 #define TPC0_CMDQ_CP_MSG_BASE2_ADDR_LO_VAL_SHIFT                     0
0262 #define TPC0_CMDQ_CP_MSG_BASE2_ADDR_LO_VAL_MASK                      0xFFFFFFFF
0263 
0264 /* TPC0_CMDQ_CP_MSG_BASE2_ADDR_HI */
0265 #define TPC0_CMDQ_CP_MSG_BASE2_ADDR_HI_VAL_SHIFT                     0
0266 #define TPC0_CMDQ_CP_MSG_BASE2_ADDR_HI_VAL_MASK                      0xFFFFFFFF
0267 
0268 /* TPC0_CMDQ_CP_MSG_BASE3_ADDR_LO */
0269 #define TPC0_CMDQ_CP_MSG_BASE3_ADDR_LO_VAL_SHIFT                     0
0270 #define TPC0_CMDQ_CP_MSG_BASE3_ADDR_LO_VAL_MASK                      0xFFFFFFFF
0271 
0272 /* TPC0_CMDQ_CP_MSG_BASE3_ADDR_HI */
0273 #define TPC0_CMDQ_CP_MSG_BASE3_ADDR_HI_VAL_SHIFT                     0
0274 #define TPC0_CMDQ_CP_MSG_BASE3_ADDR_HI_VAL_MASK                      0xFFFFFFFF
0275 
0276 /* TPC0_CMDQ_CP_LDMA_TSIZE_OFFSET */
0277 #define TPC0_CMDQ_CP_LDMA_TSIZE_OFFSET_VAL_SHIFT                     0
0278 #define TPC0_CMDQ_CP_LDMA_TSIZE_OFFSET_VAL_MASK                      0xFFFFFFFF
0279 
0280 /* TPC0_CMDQ_CP_LDMA_SRC_BASE_LO_OFFSET */
0281 #define TPC0_CMDQ_CP_LDMA_SRC_BASE_LO_OFFSET_VAL_SHIFT               0
0282 #define TPC0_CMDQ_CP_LDMA_SRC_BASE_LO_OFFSET_VAL_MASK                0xFFFFFFFF
0283 
0284 /* TPC0_CMDQ_CP_LDMA_SRC_BASE_HI_OFFSET */
0285 #define TPC0_CMDQ_CP_LDMA_SRC_BASE_HI_OFFSET_VAL_SHIFT               0
0286 #define TPC0_CMDQ_CP_LDMA_SRC_BASE_HI_OFFSET_VAL_MASK                0xFFFFFFFF
0287 
0288 /* TPC0_CMDQ_CP_LDMA_DST_BASE_LO_OFFSET */
0289 #define TPC0_CMDQ_CP_LDMA_DST_BASE_LO_OFFSET_VAL_SHIFT               0
0290 #define TPC0_CMDQ_CP_LDMA_DST_BASE_LO_OFFSET_VAL_MASK                0xFFFFFFFF
0291 
0292 /* TPC0_CMDQ_CP_LDMA_DST_BASE_HI_OFFSET */
0293 #define TPC0_CMDQ_CP_LDMA_DST_BASE_HI_OFFSET_VAL_SHIFT               0
0294 #define TPC0_CMDQ_CP_LDMA_DST_BASE_HI_OFFSET_VAL_MASK                0xFFFFFFFF
0295 
0296 /* TPC0_CMDQ_CP_LDMA_COMMIT_OFFSET */
0297 #define TPC0_CMDQ_CP_LDMA_COMMIT_OFFSET_VAL_SHIFT                    0
0298 #define TPC0_CMDQ_CP_LDMA_COMMIT_OFFSET_VAL_MASK                     0xFFFFFFFF
0299 
0300 /* TPC0_CMDQ_CP_FENCE0_RDATA */
0301 #define TPC0_CMDQ_CP_FENCE0_RDATA_INC_VAL_SHIFT                      0
0302 #define TPC0_CMDQ_CP_FENCE0_RDATA_INC_VAL_MASK                       0xF
0303 
0304 /* TPC0_CMDQ_CP_FENCE1_RDATA */
0305 #define TPC0_CMDQ_CP_FENCE1_RDATA_INC_VAL_SHIFT                      0
0306 #define TPC0_CMDQ_CP_FENCE1_RDATA_INC_VAL_MASK                       0xF
0307 
0308 /* TPC0_CMDQ_CP_FENCE2_RDATA */
0309 #define TPC0_CMDQ_CP_FENCE2_RDATA_INC_VAL_SHIFT                      0
0310 #define TPC0_CMDQ_CP_FENCE2_RDATA_INC_VAL_MASK                       0xF
0311 
0312 /* TPC0_CMDQ_CP_FENCE3_RDATA */
0313 #define TPC0_CMDQ_CP_FENCE3_RDATA_INC_VAL_SHIFT                      0
0314 #define TPC0_CMDQ_CP_FENCE3_RDATA_INC_VAL_MASK                       0xF
0315 
0316 /* TPC0_CMDQ_CP_FENCE0_CNT */
0317 #define TPC0_CMDQ_CP_FENCE0_CNT_VAL_SHIFT                            0
0318 #define TPC0_CMDQ_CP_FENCE0_CNT_VAL_MASK                             0xFF
0319 
0320 /* TPC0_CMDQ_CP_FENCE1_CNT */
0321 #define TPC0_CMDQ_CP_FENCE1_CNT_VAL_SHIFT                            0
0322 #define TPC0_CMDQ_CP_FENCE1_CNT_VAL_MASK                             0xFF
0323 
0324 /* TPC0_CMDQ_CP_FENCE2_CNT */
0325 #define TPC0_CMDQ_CP_FENCE2_CNT_VAL_SHIFT                            0
0326 #define TPC0_CMDQ_CP_FENCE2_CNT_VAL_MASK                             0xFF
0327 
0328 /* TPC0_CMDQ_CP_FENCE3_CNT */
0329 #define TPC0_CMDQ_CP_FENCE3_CNT_VAL_SHIFT                            0
0330 #define TPC0_CMDQ_CP_FENCE3_CNT_VAL_MASK                             0xFF
0331 
0332 /* TPC0_CMDQ_CP_STS */
0333 #define TPC0_CMDQ_CP_STS_MSG_INFLIGHT_CNT_SHIFT                      0
0334 #define TPC0_CMDQ_CP_STS_MSG_INFLIGHT_CNT_MASK                       0xFFFF
0335 #define TPC0_CMDQ_CP_STS_ERDY_SHIFT                                  16
0336 #define TPC0_CMDQ_CP_STS_ERDY_MASK                                   0x10000
0337 #define TPC0_CMDQ_CP_STS_RRDY_SHIFT                                  17
0338 #define TPC0_CMDQ_CP_STS_RRDY_MASK                                   0x20000
0339 #define TPC0_CMDQ_CP_STS_MRDY_SHIFT                                  18
0340 #define TPC0_CMDQ_CP_STS_MRDY_MASK                                   0x40000
0341 #define TPC0_CMDQ_CP_STS_SW_STOP_SHIFT                               19
0342 #define TPC0_CMDQ_CP_STS_SW_STOP_MASK                                0x80000
0343 #define TPC0_CMDQ_CP_STS_FENCE_ID_SHIFT                              20
0344 #define TPC0_CMDQ_CP_STS_FENCE_ID_MASK                               0x300000
0345 #define TPC0_CMDQ_CP_STS_FENCE_IN_PROGRESS_SHIFT                     22
0346 #define TPC0_CMDQ_CP_STS_FENCE_IN_PROGRESS_MASK                      0x400000
0347 
0348 /* TPC0_CMDQ_CP_CURRENT_INST_LO */
0349 #define TPC0_CMDQ_CP_CURRENT_INST_LO_VAL_SHIFT                       0
0350 #define TPC0_CMDQ_CP_CURRENT_INST_LO_VAL_MASK                        0xFFFFFFFF
0351 
0352 /* TPC0_CMDQ_CP_CURRENT_INST_HI */
0353 #define TPC0_CMDQ_CP_CURRENT_INST_HI_VAL_SHIFT                       0
0354 #define TPC0_CMDQ_CP_CURRENT_INST_HI_VAL_MASK                        0xFFFFFFFF
0355 
0356 /* TPC0_CMDQ_CP_BARRIER_CFG */
0357 #define TPC0_CMDQ_CP_BARRIER_CFG_EBGUARD_SHIFT                       0
0358 #define TPC0_CMDQ_CP_BARRIER_CFG_EBGUARD_MASK                        0xFFF
0359 
0360 /* TPC0_CMDQ_CP_DBG_0 */
0361 #define TPC0_CMDQ_CP_DBG_0_VAL_SHIFT                                 0
0362 #define TPC0_CMDQ_CP_DBG_0_VAL_MASK                                  0xFF
0363 
0364 /* TPC0_CMDQ_CQ_BUF_ADDR */
0365 #define TPC0_CMDQ_CQ_BUF_ADDR_VAL_SHIFT                              0
0366 #define TPC0_CMDQ_CQ_BUF_ADDR_VAL_MASK                               0xFFFFFFFF
0367 
0368 /* TPC0_CMDQ_CQ_BUF_RDATA */
0369 #define TPC0_CMDQ_CQ_BUF_RDATA_VAL_SHIFT                             0
0370 #define TPC0_CMDQ_CQ_BUF_RDATA_VAL_MASK                              0xFFFFFFFF
0371 
0372 #endif /* ASIC_REG_TPC0_CMDQ_MASKS_H_ */