Back to home page

OSCL-LXR

 
 

    


0001 /* SPDX-License-Identifier: GPL-2.0
0002  *
0003  * Copyright 2016-2020 HabanaLabs, Ltd.
0004  * All Rights Reserved.
0005  *
0006  */
0007 
0008 /************************************
0009  ** This is an auto-generated file **
0010  **       DO NOT EDIT BELOW        **
0011  ************************************/
0012 
0013 #ifndef ASIC_REG_PMMU_HBW_STLB_MASKS_H_
0014 #define ASIC_REG_PMMU_HBW_STLB_MASKS_H_
0015 
0016 /*
0017  *****************************************
0018  *   PMMU_HBW_STLB
0019  *   (Prototype: STLB)
0020  *****************************************
0021  */
0022 
0023 /* PMMU_HBW_STLB_BUSY */
0024 #define PMMU_HBW_STLB_BUSY_BUSY_SHIFT 0
0025 #define PMMU_HBW_STLB_BUSY_BUSY_MASK 0xFFFFFFFF
0026 
0027 /* PMMU_HBW_STLB_ASID */
0028 #define PMMU_HBW_STLB_ASID_ASID_SHIFT 0
0029 #define PMMU_HBW_STLB_ASID_ASID_MASK 0x3FF
0030 
0031 /* PMMU_HBW_STLB_HOP0_PA43_12 */
0032 #define PMMU_HBW_STLB_HOP0_PA43_12_HOP0_PA43_12_SHIFT 0
0033 #define PMMU_HBW_STLB_HOP0_PA43_12_HOP0_PA43_12_MASK 0xFFFFFFFF
0034 
0035 /* PMMU_HBW_STLB_HOP0_PA63_44 */
0036 #define PMMU_HBW_STLB_HOP0_PA63_44_HOP0_PA63_44_SHIFT 0
0037 #define PMMU_HBW_STLB_HOP0_PA63_44_HOP0_PA63_44_MASK 0xFFFFF
0038 
0039 /* PMMU_HBW_STLB_CACHE_INV */
0040 #define PMMU_HBW_STLB_CACHE_INV_PRODUCER_INDEX_SHIFT 0
0041 #define PMMU_HBW_STLB_CACHE_INV_PRODUCER_INDEX_MASK 0xFF
0042 #define PMMU_HBW_STLB_CACHE_INV_INDEX_MASK_SHIFT 8
0043 #define PMMU_HBW_STLB_CACHE_INV_INDEX_MASK_MASK 0xFF00
0044 
0045 /* PMMU_HBW_STLB_CACHE_INV_BASE_39_8 */
0046 #define PMMU_HBW_STLB_CACHE_INV_BASE_39_8_PA_SHIFT 0
0047 #define PMMU_HBW_STLB_CACHE_INV_BASE_39_8_PA_MASK 0xFFFFFFFF
0048 
0049 /* PMMU_HBW_STLB_CACHE_INV_BASE_63_40 */
0050 #define PMMU_HBW_STLB_CACHE_INV_BASE_63_40_PA_SHIFT 0
0051 #define PMMU_HBW_STLB_CACHE_INV_BASE_63_40_PA_MASK 0xFFFFFF
0052 
0053 /* PMMU_HBW_STLB_STLB_FEATURE_EN */
0054 #define PMMU_HBW_STLB_STLB_FEATURE_EN_STLB_CTRL_MULTI_PAGE_SIZE_EN_SHIFT 0
0055 #define PMMU_HBW_STLB_STLB_FEATURE_EN_STLB_CTRL_MULTI_PAGE_SIZE_EN_MASK 0x1
0056 #define PMMU_HBW_STLB_STLB_FEATURE_EN_MULTI_PAGE_SIZE_EN_SHIFT 1
0057 #define PMMU_HBW_STLB_STLB_FEATURE_EN_MULTI_PAGE_SIZE_EN_MASK 0x2
0058 #define PMMU_HBW_STLB_STLB_FEATURE_EN_LOOKUP_EN_SHIFT 2
0059 #define PMMU_HBW_STLB_STLB_FEATURE_EN_LOOKUP_EN_MASK 0x4
0060 #define PMMU_HBW_STLB_STLB_FEATURE_EN_BYPASS_SHIFT 3
0061 #define PMMU_HBW_STLB_STLB_FEATURE_EN_BYPASS_MASK 0x8
0062 #define PMMU_HBW_STLB_STLB_FEATURE_EN_BANK_STOP_SHIFT 4
0063 #define PMMU_HBW_STLB_STLB_FEATURE_EN_BANK_STOP_MASK 0x10
0064 #define PMMU_HBW_STLB_STLB_FEATURE_EN_TRACE_EN_SHIFT 5
0065 #define PMMU_HBW_STLB_STLB_FEATURE_EN_TRACE_EN_MASK 0x20
0066 #define PMMU_HBW_STLB_STLB_FEATURE_EN_FOLLOWER_EN_SHIFT 6
0067 #define PMMU_HBW_STLB_STLB_FEATURE_EN_FOLLOWER_EN_MASK 0x40
0068 #define PMMU_HBW_STLB_STLB_FEATURE_EN_CACHING_EN_SHIFT 7
0069 #define PMMU_HBW_STLB_STLB_FEATURE_EN_CACHING_EN_MASK 0x1F80
0070 #define PMMU_HBW_STLB_STLB_FEATURE_EN_FOLLOWING_NUM_LIMIT_SHIFT 13
0071 #define PMMU_HBW_STLB_STLB_FEATURE_EN_FOLLOWING_NUM_LIMIT_MASK 0xE000
0072 
0073 /* PMMU_HBW_STLB_STLB_AXI_CACHE */
0074 #define PMMU_HBW_STLB_STLB_AXI_CACHE_STLB_CTRL_ARCACHE_SHIFT 0
0075 #define PMMU_HBW_STLB_STLB_AXI_CACHE_STLB_CTRL_ARCACHE_MASK 0xF
0076 #define PMMU_HBW_STLB_STLB_AXI_CACHE_STLB_CTRL_AWCACHE_SHIFT 4
0077 #define PMMU_HBW_STLB_STLB_AXI_CACHE_STLB_CTRL_AWCACHE_MASK 0xF0
0078 #define PMMU_HBW_STLB_STLB_AXI_CACHE_INV_ARCACHE_SHIFT 8
0079 #define PMMU_HBW_STLB_STLB_AXI_CACHE_INV_ARCACHE_MASK 0xF00
0080 
0081 /* PMMU_HBW_STLB_HOP_CONFIGURATION */
0082 #define PMMU_HBW_STLB_HOP_CONFIGURATION_FIRST_HOP_SHIFT 0
0083 #define PMMU_HBW_STLB_HOP_CONFIGURATION_FIRST_HOP_MASK 0x7
0084 #define PMMU_HBW_STLB_HOP_CONFIGURATION_FIRST_LOOKUP_HOP_SMALL_P_SHIFT 4
0085 #define PMMU_HBW_STLB_HOP_CONFIGURATION_FIRST_LOOKUP_HOP_SMALL_P_MASK 0x70
0086 #define PMMU_HBW_STLB_HOP_CONFIGURATION_FIRST_LOOKUP_HOP_LARGE_P_SHIFT 8
0087 #define PMMU_HBW_STLB_HOP_CONFIGURATION_FIRST_LOOKUP_HOP_LARGE_P_MASK 0x700
0088 #define PMMU_HBW_STLB_HOP_CONFIGURATION_LAST_HOP_SHIFT 12
0089 #define PMMU_HBW_STLB_HOP_CONFIGURATION_LAST_HOP_MASK 0x7000
0090 #define PMMU_HBW_STLB_HOP_CONFIGURATION_FOLLOWER_HOP_SHIFT 16
0091 #define PMMU_HBW_STLB_HOP_CONFIGURATION_FOLLOWER_HOP_MASK 0x70000
0092 #define PMMU_HBW_STLB_HOP_CONFIGURATION_ONLY_LARGE_PAGE_SHIFT 20
0093 #define PMMU_HBW_STLB_HOP_CONFIGURATION_ONLY_LARGE_PAGE_MASK 0x100000
0094 #define PMMU_HBW_STLB_HOP_CONFIGURATION_LARGE_PAGE_INDICATION_BIT_SHIFT 21
0095 #define PMMU_HBW_STLB_HOP_CONFIGURATION_LARGE_PAGE_INDICATION_BIT_MASK 0x7E00000
0096 
0097 /* PMMU_HBW_STLB_LINK_LIST_LOOKUP_MASK_63_32 */
0098 #define PMMU_HBW_STLB_LINK_LIST_LOOKUP_MASK_63_32_R_SHIFT 0
0099 #define PMMU_HBW_STLB_LINK_LIST_LOOKUP_MASK_63_32_R_MASK 0xFFFFFFFF
0100 
0101 /* PMMU_HBW_STLB_LINK_LIST_LOOKUP_MASK_31_0 */
0102 #define PMMU_HBW_STLB_LINK_LIST_LOOKUP_MASK_31_0_R_SHIFT 0
0103 #define PMMU_HBW_STLB_LINK_LIST_LOOKUP_MASK_31_0_R_MASK 0xFFFFFFFF
0104 
0105 /* PMMU_HBW_STLB_INV_ALL_START */
0106 #define PMMU_HBW_STLB_INV_ALL_START_R_SHIFT 0
0107 #define PMMU_HBW_STLB_INV_ALL_START_R_MASK 0x1
0108 
0109 /* PMMU_HBW_STLB_INV_ALL_SET */
0110 #define PMMU_HBW_STLB_INV_ALL_SET_R_SHIFT 0
0111 #define PMMU_HBW_STLB_INV_ALL_SET_R_MASK 0xFF
0112 
0113 /* PMMU_HBW_STLB_INV_PS */
0114 #define PMMU_HBW_STLB_INV_PS_R_SHIFT 0
0115 #define PMMU_HBW_STLB_INV_PS_R_MASK 0x3
0116 
0117 /* PMMU_HBW_STLB_INV_CONSUMER_INDEX */
0118 #define PMMU_HBW_STLB_INV_CONSUMER_INDEX_R_SHIFT 0
0119 #define PMMU_HBW_STLB_INV_CONSUMER_INDEX_R_MASK 0xFF
0120 
0121 /* PMMU_HBW_STLB_INV_HIT_COUNT */
0122 #define PMMU_HBW_STLB_INV_HIT_COUNT_R_SHIFT 0
0123 #define PMMU_HBW_STLB_INV_HIT_COUNT_R_MASK 0x7FF
0124 
0125 /* PMMU_HBW_STLB_INV_SET */
0126 #define PMMU_HBW_STLB_INV_SET_R_SHIFT 0
0127 #define PMMU_HBW_STLB_INV_SET_R_MASK 0xFF
0128 
0129 /* PMMU_HBW_STLB_SRAM_INIT */
0130 #define PMMU_HBW_STLB_SRAM_INIT_BUSY_TAG_SHIFT 0
0131 #define PMMU_HBW_STLB_SRAM_INIT_BUSY_TAG_MASK 0x3
0132 #define PMMU_HBW_STLB_SRAM_INIT_BUSY_SLICE_SHIFT 2
0133 #define PMMU_HBW_STLB_SRAM_INIT_BUSY_SLICE_MASK 0xC
0134 #define PMMU_HBW_STLB_SRAM_INIT_BUSY_DATA_SHIFT 4
0135 #define PMMU_HBW_STLB_SRAM_INIT_BUSY_DATA_MASK 0x10
0136 
0137 /* PMMU_HBW_STLB_MEM_CACHE_INVALIDATION */
0138 
0139 /* PMMU_HBW_STLB_MEM_CACHE_INV_STATUS */
0140 #define PMMU_HBW_STLB_MEM_CACHE_INV_STATUS_INVALIDATE_DONE_SHIFT 0
0141 #define PMMU_HBW_STLB_MEM_CACHE_INV_STATUS_INVALIDATE_DONE_MASK 0x1
0142 #define PMMU_HBW_STLB_MEM_CACHE_INV_STATUS_CACHE_IDLE_SHIFT 1
0143 #define PMMU_HBW_STLB_MEM_CACHE_INV_STATUS_CACHE_IDLE_MASK 0x2
0144 
0145 /* PMMU_HBW_STLB_MEM_CACHE_BASE_38_7 */
0146 #define PMMU_HBW_STLB_MEM_CACHE_BASE_38_7_R_SHIFT 0
0147 #define PMMU_HBW_STLB_MEM_CACHE_BASE_38_7_R_MASK 0xFFFFFFFF
0148 
0149 /* PMMU_HBW_STLB_MEM_CACHE_BASE_63_39 */
0150 #define PMMU_HBW_STLB_MEM_CACHE_BASE_63_39_R_SHIFT 0
0151 #define PMMU_HBW_STLB_MEM_CACHE_BASE_63_39_R_MASK 0x1FFFFFF
0152 
0153 /* PMMU_HBW_STLB_MEM_CACHE_CONFIG */
0154 #define PMMU_HBW_STLB_MEM_CACHE_CONFIG_CACHE_HOP_EN_SHIFT 0
0155 #define PMMU_HBW_STLB_MEM_CACHE_CONFIG_CACHE_HOP_EN_MASK 0x3F
0156 #define PMMU_HBW_STLB_MEM_CACHE_CONFIG_CACHE_HOP_PREFETCH_EN_SHIFT 6
0157 #define PMMU_HBW_STLB_MEM_CACHE_CONFIG_CACHE_HOP_PREFETCH_EN_MASK 0xFC0
0158 #define PMMU_HBW_STLB_MEM_CACHE_CONFIG_BYPASS_EN_SHIFT 12
0159 #define PMMU_HBW_STLB_MEM_CACHE_CONFIG_BYPASS_EN_MASK 0x1000
0160 #define PMMU_HBW_STLB_MEM_CACHE_CONFIG_RELEASE_INVALIDATE_SHIFT 13
0161 #define PMMU_HBW_STLB_MEM_CACHE_CONFIG_RELEASE_INVALIDATE_MASK 0x2000
0162 
0163 /* PMMU_HBW_STLB_SET_THRESHOLD_HOP5 */
0164 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP5_MIN_SHIFT 0
0165 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP5_MIN_MASK 0x1FF
0166 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP5_MAX_SHIFT 9
0167 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP5_MAX_MASK 0x3FE00
0168 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP5_MASK_SHIFT 18
0169 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP5_MASK_MASK 0x7FC0000
0170 
0171 /* PMMU_HBW_STLB_SET_THRESHOLD_HOP4 */
0172 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP4_MIN_SHIFT 0
0173 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP4_MIN_MASK 0x1FF
0174 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP4_MAX_SHIFT 9
0175 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP4_MAX_MASK 0x3FE00
0176 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP4_MASK_SHIFT 18
0177 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP4_MASK_MASK 0x7FC0000
0178 
0179 /* PMMU_HBW_STLB_SET_THRESHOLD_HOP3 */
0180 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP3_MIN_SHIFT 0
0181 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP3_MIN_MASK 0x1FF
0182 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP3_MAX_SHIFT 9
0183 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP3_MAX_MASK 0x3FE00
0184 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP3_MASK_SHIFT 18
0185 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP3_MASK_MASK 0x7FC0000
0186 
0187 /* PMMU_HBW_STLB_SET_THRESHOLD_HOP2 */
0188 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP2_MIN_SHIFT 0
0189 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP2_MIN_MASK 0x1FF
0190 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP2_MAX_SHIFT 9
0191 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP2_MAX_MASK 0x3FE00
0192 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP2_MASK_SHIFT 18
0193 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP2_MASK_MASK 0x7FC0000
0194 
0195 /* PMMU_HBW_STLB_SET_THRESHOLD_HOP1 */
0196 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP1_MIN_SHIFT 0
0197 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP1_MIN_MASK 0x1FF
0198 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP1_MAX_SHIFT 9
0199 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP1_MAX_MASK 0x3FE00
0200 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP1_MASK_SHIFT 18
0201 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP1_MASK_MASK 0x7FC0000
0202 
0203 /* PMMU_HBW_STLB_SET_THRESHOLD_HOP0 */
0204 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP0_MIN_SHIFT 0
0205 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP0_MIN_MASK 0x1FF
0206 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP0_MAX_SHIFT 9
0207 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP0_MAX_MASK 0x3FE00
0208 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP0_MASK_SHIFT 18
0209 #define PMMU_HBW_STLB_SET_THRESHOLD_HOP0_MASK_MASK 0x7FC0000
0210 
0211 /* PMMU_HBW_STLB_MULTI_HIT_INTERRUPT_CLR */
0212 
0213 /* PMMU_HBW_STLB_MULTI_HIT_INTERRUPT_MASK */
0214 #define PMMU_HBW_STLB_MULTI_HIT_INTERRUPT_MASK_R_SHIFT 0
0215 #define PMMU_HBW_STLB_MULTI_HIT_INTERRUPT_MASK_R_MASK 0x1
0216 
0217 /* PMMU_HBW_STLB_MEM_L0_CACHE_CFG */
0218 #define PMMU_HBW_STLB_MEM_L0_CACHE_CFG_PLRU_EVICTION_SHIFT 0
0219 #define PMMU_HBW_STLB_MEM_L0_CACHE_CFG_PLRU_EVICTION_MASK 0x1
0220 #define PMMU_HBW_STLB_MEM_L0_CACHE_CFG_CACHE_STOP_SHIFT 1
0221 #define PMMU_HBW_STLB_MEM_L0_CACHE_CFG_CACHE_STOP_MASK 0x2
0222 #define PMMU_HBW_STLB_MEM_L0_CACHE_CFG_INV_WRITEBACK_SHIFT 2
0223 #define PMMU_HBW_STLB_MEM_L0_CACHE_CFG_INV_WRITEBACK_MASK 0x4
0224 
0225 /* PMMU_HBW_STLB_MEM_READ_ARPROT */
0226 #define PMMU_HBW_STLB_MEM_READ_ARPROT_R_SHIFT 0
0227 #define PMMU_HBW_STLB_MEM_READ_ARPROT_R_MASK 0x7
0228 
0229 /* PMMU_HBW_STLB_RANGE_CACHE_INVALIDATION */
0230 #define PMMU_HBW_STLB_RANGE_CACHE_INVALIDATION_RANGE_INVALIDATION_ENABLE_SHIFT 0
0231 #define PMMU_HBW_STLB_RANGE_CACHE_INVALIDATION_RANGE_INVALIDATION_ENABLE_MASK \
0232 0x1
0233 #define PMMU_HBW_STLB_RANGE_CACHE_INVALIDATION_INVALIDATION_ASID_EN_SHIFT 1
0234 #define PMMU_HBW_STLB_RANGE_CACHE_INVALIDATION_INVALIDATION_ASID_EN_MASK 0x2
0235 #define PMMU_HBW_STLB_RANGE_CACHE_INVALIDATION_INVALIDATION_ASID_SHIFT 2
0236 #define PMMU_HBW_STLB_RANGE_CACHE_INVALIDATION_INVALIDATION_ASID_MASK 0xFFC
0237 
0238 /* PMMU_HBW_STLB_RANGE_INV_START_LSB */
0239 #define PMMU_HBW_STLB_RANGE_INV_START_LSB_INV_START_LSB_SHIFT 0
0240 #define PMMU_HBW_STLB_RANGE_INV_START_LSB_INV_START_LSB_MASK 0xFFFFFFFF
0241 
0242 /* PMMU_HBW_STLB_RANGE_INV_START_MSB */
0243 #define PMMU_HBW_STLB_RANGE_INV_START_MSB_INV_START_MSB_SHIFT 0
0244 #define PMMU_HBW_STLB_RANGE_INV_START_MSB_INV_START_MSB_MASK 0xFFFFF
0245 
0246 /* PMMU_HBW_STLB_RANGE_INV_END_LSB */
0247 #define PMMU_HBW_STLB_RANGE_INV_END_LSB_INV_END_LSB_SHIFT 0
0248 #define PMMU_HBW_STLB_RANGE_INV_END_LSB_INV_END_LSB_MASK 0xFFFFFFFF
0249 
0250 /* PMMU_HBW_STLB_RANGE_INV_END_MSB */
0251 #define PMMU_HBW_STLB_RANGE_INV_END_MSB_INV_END_MSB_SHIFT 0
0252 #define PMMU_HBW_STLB_RANGE_INV_END_MSB_INV_END_MSB_MASK 0xFFFFF
0253 
0254 /* PMMU_HBW_STLB_ASID_SCRAMBLER_CTRL */
0255 #define PMMU_HBW_STLB_ASID_SCRAMBLER_CTRL_SCRAMBLER_SCRAM_EN_SHIFT 0
0256 #define PMMU_HBW_STLB_ASID_SCRAMBLER_CTRL_SCRAMBLER_SCRAM_EN_MASK 0x1
0257 
0258 /* PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_0 */
0259 #define PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_0_ASID_POLY_MATRIX_H3_SHIFT 0
0260 #define PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_0_ASID_POLY_MATRIX_H3_MASK 0x1FF
0261 
0262 /* PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_1 */
0263 #define PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_1_ASID_POLY_MATRIX_H3_SHIFT 0
0264 #define PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_1_ASID_POLY_MATRIX_H3_MASK 0x1FF
0265 
0266 /* PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_2 */
0267 #define PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_2_ASID_POLY_MATRIX_H3_SHIFT 0
0268 #define PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_2_ASID_POLY_MATRIX_H3_MASK 0x1FF
0269 
0270 /* PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_3 */
0271 #define PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_3_ASID_POLY_MATRIX_H3_SHIFT 0
0272 #define PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_3_ASID_POLY_MATRIX_H3_MASK 0x1FF
0273 
0274 /* PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_4 */
0275 #define PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_4_ASID_POLY_MATRIX_H3_SHIFT 0
0276 #define PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_4_ASID_POLY_MATRIX_H3_MASK 0x1FF
0277 
0278 /* PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_5 */
0279 #define PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_5_ASID_POLY_MATRIX_H3_SHIFT 0
0280 #define PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_5_ASID_POLY_MATRIX_H3_MASK 0x1FF
0281 
0282 /* PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_6 */
0283 #define PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_6_ASID_POLY_MATRIX_H3_SHIFT 0
0284 #define PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_6_ASID_POLY_MATRIX_H3_MASK 0x1FF
0285 
0286 /* PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_7 */
0287 #define PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_7_ASID_POLY_MATRIX_H3_SHIFT 0
0288 #define PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_7_ASID_POLY_MATRIX_H3_MASK 0x1FF
0289 
0290 /* PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_8 */
0291 #define PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_8_ASID_POLY_MATRIX_H3_SHIFT 0
0292 #define PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_8_ASID_POLY_MATRIX_H3_MASK 0x1FF
0293 
0294 /* PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_9 */
0295 #define PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_9_ASID_POLY_MATRIX_H3_SHIFT 0
0296 #define PMMU_HBW_STLB_ASID_SCR_POLY_MATRIX_H3_9_ASID_POLY_MATRIX_H3_MASK 0x1FF
0297 
0298 /* PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_10 */
0299 #define PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_10_ASID_POLY_MATRIX_H3_SHIFT 0
0300 #define PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_10_ASID_POLY_MATRIX_H3_MASK 0x1FF
0301 
0302 /* PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_11 */
0303 #define PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_11_ASID_POLY_MATRIX_H3_SHIFT 0
0304 #define PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_11_ASID_POLY_MATRIX_H3_MASK 0x1FF
0305 
0306 /* PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_12 */
0307 #define PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_12_ASID_POLY_MATRIX_H3_SHIFT 0
0308 #define PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_12_ASID_POLY_MATRIX_H3_MASK 0x1FF
0309 
0310 /* PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_13 */
0311 #define PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_13_ASID_POLY_MATRIX_H3_SHIFT 0
0312 #define PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_13_ASID_POLY_MATRIX_H3_MASK 0x1FF
0313 
0314 /* PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_14 */
0315 #define PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_14_ASID_POLY_MATRIX_H3_SHIFT 0
0316 #define PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_14_ASID_POLY_MATRIX_H3_MASK 0x1FF
0317 
0318 /* PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_15 */
0319 #define PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_15_ASID_POLY_MATRIX_H3_SHIFT 0
0320 #define PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_15_ASID_POLY_MATRIX_H3_MASK 0x1FF
0321 
0322 /* PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_16 */
0323 #define PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_16_ASID_POLY_MATRIX_H3_SHIFT 0
0324 #define PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_16_ASID_POLY_MATRIX_H3_MASK 0x1FF
0325 
0326 /* PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_17 */
0327 #define PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_17_ASID_POLY_MATRIX_H3_SHIFT 0
0328 #define PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_17_ASID_POLY_MATRIX_H3_MASK 0x1FF
0329 
0330 /* PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_18 */
0331 #define PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_18_ASID_POLY_MATRIX_H3_SHIFT 0
0332 #define PMMU_HBW_STLB_ASID_SCR_POLY_MAT_H3_18_ASID_POLY_MATRIX_H3_MASK 0x1FF
0333 
0334 #endif /* ASIC_REG_PMMU_HBW_STLB_MASKS_H_ */