Back to home page

OSCL-LXR

 
 

    


0001 /* SPDX-License-Identifier: GPL-2.0
0002  *
0003  * Copyright 2016-2018 HabanaLabs, Ltd.
0004  * All Rights Reserved.
0005  *
0006  */
0007 
0008 /************************************
0009  ** This is an auto-generated file **
0010  **       DO NOT EDIT BELOW        **
0011  ************************************/
0012 
0013 #ifndef ASIC_REG_MME0_QM_MASKS_H_
0014 #define ASIC_REG_MME0_QM_MASKS_H_
0015 
0016 /*
0017  *****************************************
0018  *   MME0_QM (Prototype: QMAN)
0019  *****************************************
0020  */
0021 
0022 /* MME0_QM_GLBL_CFG0 */
0023 #define MME0_QM_GLBL_CFG0_PQF_EN_SHIFT                               0
0024 #define MME0_QM_GLBL_CFG0_PQF_EN_MASK                                0xF
0025 #define MME0_QM_GLBL_CFG0_CQF_EN_SHIFT                               4
0026 #define MME0_QM_GLBL_CFG0_CQF_EN_MASK                                0x1F0
0027 #define MME0_QM_GLBL_CFG0_CP_EN_SHIFT                                9
0028 #define MME0_QM_GLBL_CFG0_CP_EN_MASK                                 0x3E00
0029 
0030 /* MME0_QM_GLBL_CFG1 */
0031 #define MME0_QM_GLBL_CFG1_PQF_STOP_SHIFT                             0
0032 #define MME0_QM_GLBL_CFG1_PQF_STOP_MASK                              0xF
0033 #define MME0_QM_GLBL_CFG1_CQF_STOP_SHIFT                             4
0034 #define MME0_QM_GLBL_CFG1_CQF_STOP_MASK                              0x1F0
0035 #define MME0_QM_GLBL_CFG1_CP_STOP_SHIFT                              9
0036 #define MME0_QM_GLBL_CFG1_CP_STOP_MASK                               0x3E00
0037 #define MME0_QM_GLBL_CFG1_PQF_FLUSH_SHIFT                            16
0038 #define MME0_QM_GLBL_CFG1_PQF_FLUSH_MASK                             0xF0000
0039 #define MME0_QM_GLBL_CFG1_CQF_FLUSH_SHIFT                            20
0040 #define MME0_QM_GLBL_CFG1_CQF_FLUSH_MASK                             0x1F00000
0041 #define MME0_QM_GLBL_CFG1_CP_FLUSH_SHIFT                             25
0042 #define MME0_QM_GLBL_CFG1_CP_FLUSH_MASK                              0x3E000000
0043 
0044 /* MME0_QM_GLBL_PROT */
0045 #define MME0_QM_GLBL_PROT_PQF_SHIFT                                  0
0046 #define MME0_QM_GLBL_PROT_PQF_MASK                                   0xF
0047 #define MME0_QM_GLBL_PROT_CQF_SHIFT                                  4
0048 #define MME0_QM_GLBL_PROT_CQF_MASK                                   0x1F0
0049 #define MME0_QM_GLBL_PROT_CP_SHIFT                                   9
0050 #define MME0_QM_GLBL_PROT_CP_MASK                                    0x3E00
0051 #define MME0_QM_GLBL_PROT_ERR_SHIFT                                  14
0052 #define MME0_QM_GLBL_PROT_ERR_MASK                                   0x4000
0053 #define MME0_QM_GLBL_PROT_ARB_SHIFT                                  15
0054 #define MME0_QM_GLBL_PROT_ARB_MASK                                   0x8000
0055 
0056 /* MME0_QM_GLBL_ERR_CFG */
0057 #define MME0_QM_GLBL_ERR_CFG_PQF_ERR_MSG_EN_SHIFT                    0
0058 #define MME0_QM_GLBL_ERR_CFG_PQF_ERR_MSG_EN_MASK                     0xF
0059 #define MME0_QM_GLBL_ERR_CFG_CQF_ERR_MSG_EN_SHIFT                    4
0060 #define MME0_QM_GLBL_ERR_CFG_CQF_ERR_MSG_EN_MASK                     0x1F0
0061 #define MME0_QM_GLBL_ERR_CFG_CP_ERR_MSG_EN_SHIFT                     9
0062 #define MME0_QM_GLBL_ERR_CFG_CP_ERR_MSG_EN_MASK                      0x3E00
0063 #define MME0_QM_GLBL_ERR_CFG_PQF_STOP_ON_ERR_SHIFT                   16
0064 #define MME0_QM_GLBL_ERR_CFG_PQF_STOP_ON_ERR_MASK                    0xF0000
0065 #define MME0_QM_GLBL_ERR_CFG_CQF_STOP_ON_ERR_SHIFT                   20
0066 #define MME0_QM_GLBL_ERR_CFG_CQF_STOP_ON_ERR_MASK                    0x1F00000
0067 #define MME0_QM_GLBL_ERR_CFG_CP_STOP_ON_ERR_SHIFT                    25
0068 #define MME0_QM_GLBL_ERR_CFG_CP_STOP_ON_ERR_MASK                     0x3E000000
0069 #define MME0_QM_GLBL_ERR_CFG_ARB_STOP_ON_ERR_SHIFT                   31
0070 #define MME0_QM_GLBL_ERR_CFG_ARB_STOP_ON_ERR_MASK                    0x80000000
0071 
0072 /* MME0_QM_GLBL_SECURE_PROPS */
0073 #define MME0_QM_GLBL_SECURE_PROPS_0_ASID_SHIFT                       0
0074 #define MME0_QM_GLBL_SECURE_PROPS_0_ASID_MASK                        0x3FF
0075 #define MME0_QM_GLBL_SECURE_PROPS_1_ASID_SHIFT                       0
0076 #define MME0_QM_GLBL_SECURE_PROPS_1_ASID_MASK                        0x3FF
0077 #define MME0_QM_GLBL_SECURE_PROPS_2_ASID_SHIFT                       0
0078 #define MME0_QM_GLBL_SECURE_PROPS_2_ASID_MASK                        0x3FF
0079 #define MME0_QM_GLBL_SECURE_PROPS_3_ASID_SHIFT                       0
0080 #define MME0_QM_GLBL_SECURE_PROPS_3_ASID_MASK                        0x3FF
0081 #define MME0_QM_GLBL_SECURE_PROPS_4_ASID_SHIFT                       0
0082 #define MME0_QM_GLBL_SECURE_PROPS_4_ASID_MASK                        0x3FF
0083 #define MME0_QM_GLBL_SECURE_PROPS_0_MMBP_SHIFT                       10
0084 #define MME0_QM_GLBL_SECURE_PROPS_0_MMBP_MASK                        0x400
0085 #define MME0_QM_GLBL_SECURE_PROPS_1_MMBP_SHIFT                       10
0086 #define MME0_QM_GLBL_SECURE_PROPS_1_MMBP_MASK                        0x400
0087 #define MME0_QM_GLBL_SECURE_PROPS_2_MMBP_SHIFT                       10
0088 #define MME0_QM_GLBL_SECURE_PROPS_2_MMBP_MASK                        0x400
0089 #define MME0_QM_GLBL_SECURE_PROPS_3_MMBP_SHIFT                       10
0090 #define MME0_QM_GLBL_SECURE_PROPS_3_MMBP_MASK                        0x400
0091 #define MME0_QM_GLBL_SECURE_PROPS_4_MMBP_SHIFT                       10
0092 #define MME0_QM_GLBL_SECURE_PROPS_4_MMBP_MASK                        0x400
0093 
0094 /* MME0_QM_GLBL_NON_SECURE_PROPS */
0095 #define MME0_QM_GLBL_NON_SECURE_PROPS_0_ASID_SHIFT                   0
0096 #define MME0_QM_GLBL_NON_SECURE_PROPS_0_ASID_MASK                    0x3FF
0097 #define MME0_QM_GLBL_NON_SECURE_PROPS_1_ASID_SHIFT                   0
0098 #define MME0_QM_GLBL_NON_SECURE_PROPS_1_ASID_MASK                    0x3FF
0099 #define MME0_QM_GLBL_NON_SECURE_PROPS_2_ASID_SHIFT                   0
0100 #define MME0_QM_GLBL_NON_SECURE_PROPS_2_ASID_MASK                    0x3FF
0101 #define MME0_QM_GLBL_NON_SECURE_PROPS_3_ASID_SHIFT                   0
0102 #define MME0_QM_GLBL_NON_SECURE_PROPS_3_ASID_MASK                    0x3FF
0103 #define MME0_QM_GLBL_NON_SECURE_PROPS_4_ASID_SHIFT                   0
0104 #define MME0_QM_GLBL_NON_SECURE_PROPS_4_ASID_MASK                    0x3FF
0105 #define MME0_QM_GLBL_NON_SECURE_PROPS_0_MMBP_SHIFT                   10
0106 #define MME0_QM_GLBL_NON_SECURE_PROPS_0_MMBP_MASK                    0x400
0107 #define MME0_QM_GLBL_NON_SECURE_PROPS_1_MMBP_SHIFT                   10
0108 #define MME0_QM_GLBL_NON_SECURE_PROPS_1_MMBP_MASK                    0x400
0109 #define MME0_QM_GLBL_NON_SECURE_PROPS_2_MMBP_SHIFT                   10
0110 #define MME0_QM_GLBL_NON_SECURE_PROPS_2_MMBP_MASK                    0x400
0111 #define MME0_QM_GLBL_NON_SECURE_PROPS_3_MMBP_SHIFT                   10
0112 #define MME0_QM_GLBL_NON_SECURE_PROPS_3_MMBP_MASK                    0x400
0113 #define MME0_QM_GLBL_NON_SECURE_PROPS_4_MMBP_SHIFT                   10
0114 #define MME0_QM_GLBL_NON_SECURE_PROPS_4_MMBP_MASK                    0x400
0115 
0116 /* MME0_QM_GLBL_STS0 */
0117 #define MME0_QM_GLBL_STS0_PQF_IDLE_SHIFT                             0
0118 #define MME0_QM_GLBL_STS0_PQF_IDLE_MASK                              0xF
0119 #define MME0_QM_GLBL_STS0_CQF_IDLE_SHIFT                             4
0120 #define MME0_QM_GLBL_STS0_CQF_IDLE_MASK                              0x1F0
0121 #define MME0_QM_GLBL_STS0_CP_IDLE_SHIFT                              9
0122 #define MME0_QM_GLBL_STS0_CP_IDLE_MASK                               0x3E00
0123 #define MME0_QM_GLBL_STS0_PQF_IS_STOP_SHIFT                          16
0124 #define MME0_QM_GLBL_STS0_PQF_IS_STOP_MASK                           0xF0000
0125 #define MME0_QM_GLBL_STS0_CQF_IS_STOP_SHIFT                          20
0126 #define MME0_QM_GLBL_STS0_CQF_IS_STOP_MASK                           0x1F00000
0127 #define MME0_QM_GLBL_STS0_CP_IS_STOP_SHIFT                           25
0128 #define MME0_QM_GLBL_STS0_CP_IS_STOP_MASK                            0x3E000000
0129 #define MME0_QM_GLBL_STS0_ARB_IS_STOP_SHIFT                          31
0130 #define MME0_QM_GLBL_STS0_ARB_IS_STOP_MASK                           0x80000000
0131 
0132 /* MME0_QM_GLBL_STS1 */
0133 #define MME0_QM_GLBL_STS1_PQF_RD_ERR_SHIFT                           0
0134 #define MME0_QM_GLBL_STS1_PQF_RD_ERR_MASK                            0x1
0135 #define MME0_QM_GLBL_STS1_CQF_RD_ERR_SHIFT                           1
0136 #define MME0_QM_GLBL_STS1_CQF_RD_ERR_MASK                            0x2
0137 #define MME0_QM_GLBL_STS1_CP_RD_ERR_SHIFT                            2
0138 #define MME0_QM_GLBL_STS1_CP_RD_ERR_MASK                             0x4
0139 #define MME0_QM_GLBL_STS1_CP_UNDEF_CMD_ERR_SHIFT                     3
0140 #define MME0_QM_GLBL_STS1_CP_UNDEF_CMD_ERR_MASK                      0x8
0141 #define MME0_QM_GLBL_STS1_CP_STOP_OP_SHIFT                           4
0142 #define MME0_QM_GLBL_STS1_CP_STOP_OP_MASK                            0x10
0143 #define MME0_QM_GLBL_STS1_CP_MSG_WR_ERR_SHIFT                        5
0144 #define MME0_QM_GLBL_STS1_CP_MSG_WR_ERR_MASK                         0x20
0145 #define MME0_QM_GLBL_STS1_CP_WREG_ERR_SHIFT                          6
0146 #define MME0_QM_GLBL_STS1_CP_WREG_ERR_MASK                           0x40
0147 #define MME0_QM_GLBL_STS1_CP_FENCE0_OVF_ERR_SHIFT                    8
0148 #define MME0_QM_GLBL_STS1_CP_FENCE0_OVF_ERR_MASK                     0x100
0149 #define MME0_QM_GLBL_STS1_CP_FENCE1_OVF_ERR_SHIFT                    9
0150 #define MME0_QM_GLBL_STS1_CP_FENCE1_OVF_ERR_MASK                     0x200
0151 #define MME0_QM_GLBL_STS1_CP_FENCE2_OVF_ERR_SHIFT                    10
0152 #define MME0_QM_GLBL_STS1_CP_FENCE2_OVF_ERR_MASK                     0x400
0153 #define MME0_QM_GLBL_STS1_CP_FENCE3_OVF_ERR_SHIFT                    11
0154 #define MME0_QM_GLBL_STS1_CP_FENCE3_OVF_ERR_MASK                     0x800
0155 #define MME0_QM_GLBL_STS1_CP_FENCE0_UDF_ERR_SHIFT                    12
0156 #define MME0_QM_GLBL_STS1_CP_FENCE0_UDF_ERR_MASK                     0x1000
0157 #define MME0_QM_GLBL_STS1_CP_FENCE1_UDF_ERR_SHIFT                    13
0158 #define MME0_QM_GLBL_STS1_CP_FENCE1_UDF_ERR_MASK                     0x2000
0159 #define MME0_QM_GLBL_STS1_CP_FENCE2_UDF_ERR_SHIFT                    14
0160 #define MME0_QM_GLBL_STS1_CP_FENCE2_UDF_ERR_MASK                     0x4000
0161 #define MME0_QM_GLBL_STS1_CP_FENCE3_UDF_ERR_SHIFT                    15
0162 #define MME0_QM_GLBL_STS1_CP_FENCE3_UDF_ERR_MASK                     0x8000
0163 
0164 /* MME0_QM_GLBL_STS1_4 */
0165 #define MME0_QM_GLBL_STS1_4_CQF_RD_ERR_SHIFT                         1
0166 #define MME0_QM_GLBL_STS1_4_CQF_RD_ERR_MASK                          0x2
0167 #define MME0_QM_GLBL_STS1_4_CP_RD_ERR_SHIFT                          2
0168 #define MME0_QM_GLBL_STS1_4_CP_RD_ERR_MASK                           0x4
0169 #define MME0_QM_GLBL_STS1_4_CP_UNDEF_CMD_ERR_SHIFT                   3
0170 #define MME0_QM_GLBL_STS1_4_CP_UNDEF_CMD_ERR_MASK                    0x8
0171 #define MME0_QM_GLBL_STS1_4_CP_STOP_OP_SHIFT                         4
0172 #define MME0_QM_GLBL_STS1_4_CP_STOP_OP_MASK                          0x10
0173 #define MME0_QM_GLBL_STS1_4_CP_MSG_WR_ERR_SHIFT                      5
0174 #define MME0_QM_GLBL_STS1_4_CP_MSG_WR_ERR_MASK                       0x20
0175 #define MME0_QM_GLBL_STS1_4_CP_WREG_ERR_SHIFT                        6
0176 #define MME0_QM_GLBL_STS1_4_CP_WREG_ERR_MASK                         0x40
0177 #define MME0_QM_GLBL_STS1_4_CP_FENCE0_OVF_ERR_SHIFT                  8
0178 #define MME0_QM_GLBL_STS1_4_CP_FENCE0_OVF_ERR_MASK                   0x100
0179 #define MME0_QM_GLBL_STS1_4_CP_FENCE1_OVF_ERR_SHIFT                  9
0180 #define MME0_QM_GLBL_STS1_4_CP_FENCE1_OVF_ERR_MASK                   0x200
0181 #define MME0_QM_GLBL_STS1_4_CP_FENCE2_OVF_ERR_SHIFT                  10
0182 #define MME0_QM_GLBL_STS1_4_CP_FENCE2_OVF_ERR_MASK                   0x400
0183 #define MME0_QM_GLBL_STS1_4_CP_FENCE3_OVF_ERR_SHIFT                  11
0184 #define MME0_QM_GLBL_STS1_4_CP_FENCE3_OVF_ERR_MASK                   0x800
0185 #define MME0_QM_GLBL_STS1_4_CP_FENCE0_UDF_ERR_SHIFT                  12
0186 #define MME0_QM_GLBL_STS1_4_CP_FENCE0_UDF_ERR_MASK                   0x1000
0187 #define MME0_QM_GLBL_STS1_4_CP_FENCE1_UDF_ERR_SHIFT                  13
0188 #define MME0_QM_GLBL_STS1_4_CP_FENCE1_UDF_ERR_MASK                   0x2000
0189 #define MME0_QM_GLBL_STS1_4_CP_FENCE2_UDF_ERR_SHIFT                  14
0190 #define MME0_QM_GLBL_STS1_4_CP_FENCE2_UDF_ERR_MASK                   0x4000
0191 #define MME0_QM_GLBL_STS1_4_CP_FENCE3_UDF_ERR_SHIFT                  15
0192 #define MME0_QM_GLBL_STS1_4_CP_FENCE3_UDF_ERR_MASK                   0x8000
0193 
0194 /* MME0_QM_GLBL_MSG_EN */
0195 #define MME0_QM_GLBL_MSG_EN_PQF_RD_ERR_SHIFT                         0
0196 #define MME0_QM_GLBL_MSG_EN_PQF_RD_ERR_MASK                          0x1
0197 #define MME0_QM_GLBL_MSG_EN_CQF_RD_ERR_SHIFT                         1
0198 #define MME0_QM_GLBL_MSG_EN_CQF_RD_ERR_MASK                          0x2
0199 #define MME0_QM_GLBL_MSG_EN_CP_RD_ERR_SHIFT                          2
0200 #define MME0_QM_GLBL_MSG_EN_CP_RD_ERR_MASK                           0x4
0201 #define MME0_QM_GLBL_MSG_EN_CP_UNDEF_CMD_ERR_SHIFT                   3
0202 #define MME0_QM_GLBL_MSG_EN_CP_UNDEF_CMD_ERR_MASK                    0x8
0203 #define MME0_QM_GLBL_MSG_EN_CP_STOP_OP_SHIFT                         4
0204 #define MME0_QM_GLBL_MSG_EN_CP_STOP_OP_MASK                          0x10
0205 #define MME0_QM_GLBL_MSG_EN_CP_MSG_WR_ERR_SHIFT                      5
0206 #define MME0_QM_GLBL_MSG_EN_CP_MSG_WR_ERR_MASK                       0x20
0207 #define MME0_QM_GLBL_MSG_EN_CP_WREG_ERR_SHIFT                        6
0208 #define MME0_QM_GLBL_MSG_EN_CP_WREG_ERR_MASK                         0x40
0209 #define MME0_QM_GLBL_MSG_EN_CP_FENCE0_OVF_ERR_SHIFT                  8
0210 #define MME0_QM_GLBL_MSG_EN_CP_FENCE0_OVF_ERR_MASK                   0x100
0211 #define MME0_QM_GLBL_MSG_EN_CP_FENCE1_OVF_ERR_SHIFT                  9
0212 #define MME0_QM_GLBL_MSG_EN_CP_FENCE1_OVF_ERR_MASK                   0x200
0213 #define MME0_QM_GLBL_MSG_EN_CP_FENCE2_OVF_ERR_SHIFT                  10
0214 #define MME0_QM_GLBL_MSG_EN_CP_FENCE2_OVF_ERR_MASK                   0x400
0215 #define MME0_QM_GLBL_MSG_EN_CP_FENCE3_OVF_ERR_SHIFT                  11
0216 #define MME0_QM_GLBL_MSG_EN_CP_FENCE3_OVF_ERR_MASK                   0x800
0217 #define MME0_QM_GLBL_MSG_EN_CP_FENCE0_UDF_ERR_SHIFT                  12
0218 #define MME0_QM_GLBL_MSG_EN_CP_FENCE0_UDF_ERR_MASK                   0x1000
0219 #define MME0_QM_GLBL_MSG_EN_CP_FENCE1_UDF_ERR_SHIFT                  13
0220 #define MME0_QM_GLBL_MSG_EN_CP_FENCE1_UDF_ERR_MASK                   0x2000
0221 #define MME0_QM_GLBL_MSG_EN_CP_FENCE2_UDF_ERR_SHIFT                  14
0222 #define MME0_QM_GLBL_MSG_EN_CP_FENCE2_UDF_ERR_MASK                   0x4000
0223 #define MME0_QM_GLBL_MSG_EN_CP_FENCE3_UDF_ERR_SHIFT                  15
0224 #define MME0_QM_GLBL_MSG_EN_CP_FENCE3_UDF_ERR_MASK                   0x8000
0225 
0226 /* MME0_QM_GLBL_MSG_EN_4 */
0227 #define MME0_QM_GLBL_MSG_EN_4_CQF_RD_ERR_SHIFT                       1
0228 #define MME0_QM_GLBL_MSG_EN_4_CQF_RD_ERR_MASK                        0x2
0229 #define MME0_QM_GLBL_MSG_EN_4_CP_RD_ERR_SHIFT                        2
0230 #define MME0_QM_GLBL_MSG_EN_4_CP_RD_ERR_MASK                         0x4
0231 #define MME0_QM_GLBL_MSG_EN_4_CP_UNDEF_CMD_ERR_SHIFT                 3
0232 #define MME0_QM_GLBL_MSG_EN_4_CP_UNDEF_CMD_ERR_MASK                  0x8
0233 #define MME0_QM_GLBL_MSG_EN_4_CP_STOP_OP_SHIFT                       4
0234 #define MME0_QM_GLBL_MSG_EN_4_CP_STOP_OP_MASK                        0x10
0235 #define MME0_QM_GLBL_MSG_EN_4_CP_MSG_WR_ERR_SHIFT                    5
0236 #define MME0_QM_GLBL_MSG_EN_4_CP_MSG_WR_ERR_MASK                     0x20
0237 #define MME0_QM_GLBL_MSG_EN_4_CP_WREG_ERR_SHIFT                      6
0238 #define MME0_QM_GLBL_MSG_EN_4_CP_WREG_ERR_MASK                       0x40
0239 #define MME0_QM_GLBL_MSG_EN_4_CP_FENCE0_OVF_ERR_SHIFT                8
0240 #define MME0_QM_GLBL_MSG_EN_4_CP_FENCE0_OVF_ERR_MASK                 0x100
0241 #define MME0_QM_GLBL_MSG_EN_4_CP_FENCE1_OVF_ERR_SHIFT                9
0242 #define MME0_QM_GLBL_MSG_EN_4_CP_FENCE1_OVF_ERR_MASK                 0x200
0243 #define MME0_QM_GLBL_MSG_EN_4_CP_FENCE2_OVF_ERR_SHIFT                10
0244 #define MME0_QM_GLBL_MSG_EN_4_CP_FENCE2_OVF_ERR_MASK                 0x400
0245 #define MME0_QM_GLBL_MSG_EN_4_CP_FENCE3_OVF_ERR_SHIFT                11
0246 #define MME0_QM_GLBL_MSG_EN_4_CP_FENCE3_OVF_ERR_MASK                 0x800
0247 #define MME0_QM_GLBL_MSG_EN_4_CP_FENCE0_UDF_ERR_SHIFT                12
0248 #define MME0_QM_GLBL_MSG_EN_4_CP_FENCE0_UDF_ERR_MASK                 0x1000
0249 #define MME0_QM_GLBL_MSG_EN_4_CP_FENCE1_UDF_ERR_SHIFT                13
0250 #define MME0_QM_GLBL_MSG_EN_4_CP_FENCE1_UDF_ERR_MASK                 0x2000
0251 #define MME0_QM_GLBL_MSG_EN_4_CP_FENCE2_UDF_ERR_SHIFT                14
0252 #define MME0_QM_GLBL_MSG_EN_4_CP_FENCE2_UDF_ERR_MASK                 0x4000
0253 #define MME0_QM_GLBL_MSG_EN_4_CP_FENCE3_UDF_ERR_SHIFT                15
0254 #define MME0_QM_GLBL_MSG_EN_4_CP_FENCE3_UDF_ERR_MASK                 0x8000
0255 
0256 /* MME0_QM_PQ_BASE_LO */
0257 #define MME0_QM_PQ_BASE_LO_VAL_SHIFT                                 0
0258 #define MME0_QM_PQ_BASE_LO_VAL_MASK                                  0xFFFFFFFF
0259 
0260 /* MME0_QM_PQ_BASE_HI */
0261 #define MME0_QM_PQ_BASE_HI_VAL_SHIFT                                 0
0262 #define MME0_QM_PQ_BASE_HI_VAL_MASK                                  0xFFFFFFFF
0263 
0264 /* MME0_QM_PQ_SIZE */
0265 #define MME0_QM_PQ_SIZE_VAL_SHIFT                                    0
0266 #define MME0_QM_PQ_SIZE_VAL_MASK                                     0xFFFFFFFF
0267 
0268 /* MME0_QM_PQ_PI */
0269 #define MME0_QM_PQ_PI_VAL_SHIFT                                      0
0270 #define MME0_QM_PQ_PI_VAL_MASK                                       0xFFFFFFFF
0271 
0272 /* MME0_QM_PQ_CI */
0273 #define MME0_QM_PQ_CI_VAL_SHIFT                                      0
0274 #define MME0_QM_PQ_CI_VAL_MASK                                       0xFFFFFFFF
0275 
0276 /* MME0_QM_PQ_CFG0 */
0277 #define MME0_QM_PQ_CFG0_RESERVED_SHIFT                               0
0278 #define MME0_QM_PQ_CFG0_RESERVED_MASK                                0x1
0279 
0280 /* MME0_QM_PQ_CFG1 */
0281 #define MME0_QM_PQ_CFG1_CREDIT_LIM_SHIFT                             0
0282 #define MME0_QM_PQ_CFG1_CREDIT_LIM_MASK                              0xFFFF
0283 #define MME0_QM_PQ_CFG1_MAX_INFLIGHT_SHIFT                           16
0284 #define MME0_QM_PQ_CFG1_MAX_INFLIGHT_MASK                            0xFFFF0000
0285 
0286 /* MME0_QM_PQ_ARUSER_31_11 */
0287 #define MME0_QM_PQ_ARUSER_31_11_VAL_SHIFT                            0
0288 #define MME0_QM_PQ_ARUSER_31_11_VAL_MASK                             0x1FFFFF
0289 
0290 /* MME0_QM_PQ_STS0 */
0291 #define MME0_QM_PQ_STS0_PQ_CREDIT_CNT_SHIFT                          0
0292 #define MME0_QM_PQ_STS0_PQ_CREDIT_CNT_MASK                           0xFFFF
0293 #define MME0_QM_PQ_STS0_PQ_FREE_CNT_SHIFT                            16
0294 #define MME0_QM_PQ_STS0_PQ_FREE_CNT_MASK                             0xFFFF0000
0295 
0296 /* MME0_QM_PQ_STS1 */
0297 #define MME0_QM_PQ_STS1_PQ_INFLIGHT_CNT_SHIFT                        0
0298 #define MME0_QM_PQ_STS1_PQ_INFLIGHT_CNT_MASK                         0xFFFF
0299 #define MME0_QM_PQ_STS1_PQ_BUF_EMPTY_SHIFT                           30
0300 #define MME0_QM_PQ_STS1_PQ_BUF_EMPTY_MASK                            0x40000000
0301 #define MME0_QM_PQ_STS1_PQ_BUSY_SHIFT                                31
0302 #define MME0_QM_PQ_STS1_PQ_BUSY_MASK                                 0x80000000
0303 
0304 /* MME0_QM_CQ_CFG0 */
0305 #define MME0_QM_CQ_CFG0_RESERVED_SHIFT                               0
0306 #define MME0_QM_CQ_CFG0_RESERVED_MASK                                0x1
0307 
0308 /* MME0_QM_CQ_CFG1 */
0309 #define MME0_QM_CQ_CFG1_CREDIT_LIM_SHIFT                             0
0310 #define MME0_QM_CQ_CFG1_CREDIT_LIM_MASK                              0xFFFF
0311 #define MME0_QM_CQ_CFG1_MAX_INFLIGHT_SHIFT                           16
0312 #define MME0_QM_CQ_CFG1_MAX_INFLIGHT_MASK                            0xFFFF0000
0313 
0314 /* MME0_QM_CQ_ARUSER_31_11 */
0315 #define MME0_QM_CQ_ARUSER_31_11_VAL_SHIFT                            0
0316 #define MME0_QM_CQ_ARUSER_31_11_VAL_MASK                             0x1FFFFF
0317 
0318 /* MME0_QM_CQ_STS0 */
0319 #define MME0_QM_CQ_STS0_CQ_CREDIT_CNT_SHIFT                          0
0320 #define MME0_QM_CQ_STS0_CQ_CREDIT_CNT_MASK                           0xFFFF
0321 #define MME0_QM_CQ_STS0_CQ_FREE_CNT_SHIFT                            16
0322 #define MME0_QM_CQ_STS0_CQ_FREE_CNT_MASK                             0xFFFF0000
0323 
0324 /* MME0_QM_CQ_STS1 */
0325 #define MME0_QM_CQ_STS1_CQ_INFLIGHT_CNT_SHIFT                        0
0326 #define MME0_QM_CQ_STS1_CQ_INFLIGHT_CNT_MASK                         0xFFFF
0327 #define MME0_QM_CQ_STS1_CQ_BUF_EMPTY_SHIFT                           30
0328 #define MME0_QM_CQ_STS1_CQ_BUF_EMPTY_MASK                            0x40000000
0329 #define MME0_QM_CQ_STS1_CQ_BUSY_SHIFT                                31
0330 #define MME0_QM_CQ_STS1_CQ_BUSY_MASK                                 0x80000000
0331 
0332 /* MME0_QM_CQ_PTR_LO_0 */
0333 #define MME0_QM_CQ_PTR_LO_0_VAL_SHIFT                                0
0334 #define MME0_QM_CQ_PTR_LO_0_VAL_MASK                                 0xFFFFFFFF
0335 
0336 /* MME0_QM_CQ_PTR_HI_0 */
0337 #define MME0_QM_CQ_PTR_HI_0_VAL_SHIFT                                0
0338 #define MME0_QM_CQ_PTR_HI_0_VAL_MASK                                 0xFFFFFFFF
0339 
0340 /* MME0_QM_CQ_TSIZE_0 */
0341 #define MME0_QM_CQ_TSIZE_0_VAL_SHIFT                                 0
0342 #define MME0_QM_CQ_TSIZE_0_VAL_MASK                                  0xFFFFFFFF
0343 
0344 /* MME0_QM_CQ_CTL_0 */
0345 #define MME0_QM_CQ_CTL_0_RPT_SHIFT                                   0
0346 #define MME0_QM_CQ_CTL_0_RPT_MASK                                    0xFFFF
0347 #define MME0_QM_CQ_CTL_0_CTL_SHIFT                                   16
0348 #define MME0_QM_CQ_CTL_0_CTL_MASK                                    0xFFFF0000
0349 
0350 /* MME0_QM_CQ_PTR_LO_1 */
0351 #define MME0_QM_CQ_PTR_LO_1_VAL_SHIFT                                0
0352 #define MME0_QM_CQ_PTR_LO_1_VAL_MASK                                 0xFFFFFFFF
0353 
0354 /* MME0_QM_CQ_PTR_HI_1 */
0355 #define MME0_QM_CQ_PTR_HI_1_VAL_SHIFT                                0
0356 #define MME0_QM_CQ_PTR_HI_1_VAL_MASK                                 0xFFFFFFFF
0357 
0358 /* MME0_QM_CQ_TSIZE_1 */
0359 #define MME0_QM_CQ_TSIZE_1_VAL_SHIFT                                 0
0360 #define MME0_QM_CQ_TSIZE_1_VAL_MASK                                  0xFFFFFFFF
0361 
0362 /* MME0_QM_CQ_CTL_1 */
0363 #define MME0_QM_CQ_CTL_1_RPT_SHIFT                                   0
0364 #define MME0_QM_CQ_CTL_1_RPT_MASK                                    0xFFFF
0365 #define MME0_QM_CQ_CTL_1_CTL_SHIFT                                   16
0366 #define MME0_QM_CQ_CTL_1_CTL_MASK                                    0xFFFF0000
0367 
0368 /* MME0_QM_CQ_PTR_LO_2 */
0369 #define MME0_QM_CQ_PTR_LO_2_VAL_SHIFT                                0
0370 #define MME0_QM_CQ_PTR_LO_2_VAL_MASK                                 0xFFFFFFFF
0371 
0372 /* MME0_QM_CQ_PTR_HI_2 */
0373 #define MME0_QM_CQ_PTR_HI_2_VAL_SHIFT                                0
0374 #define MME0_QM_CQ_PTR_HI_2_VAL_MASK                                 0xFFFFFFFF
0375 
0376 /* MME0_QM_CQ_TSIZE_2 */
0377 #define MME0_QM_CQ_TSIZE_2_VAL_SHIFT                                 0
0378 #define MME0_QM_CQ_TSIZE_2_VAL_MASK                                  0xFFFFFFFF
0379 
0380 /* MME0_QM_CQ_CTL_2 */
0381 #define MME0_QM_CQ_CTL_2_RPT_SHIFT                                   0
0382 #define MME0_QM_CQ_CTL_2_RPT_MASK                                    0xFFFF
0383 #define MME0_QM_CQ_CTL_2_CTL_SHIFT                                   16
0384 #define MME0_QM_CQ_CTL_2_CTL_MASK                                    0xFFFF0000
0385 
0386 /* MME0_QM_CQ_PTR_LO_3 */
0387 #define MME0_QM_CQ_PTR_LO_3_VAL_SHIFT                                0
0388 #define MME0_QM_CQ_PTR_LO_3_VAL_MASK                                 0xFFFFFFFF
0389 
0390 /* MME0_QM_CQ_PTR_HI_3 */
0391 #define MME0_QM_CQ_PTR_HI_3_VAL_SHIFT                                0
0392 #define MME0_QM_CQ_PTR_HI_3_VAL_MASK                                 0xFFFFFFFF
0393 
0394 /* MME0_QM_CQ_TSIZE_3 */
0395 #define MME0_QM_CQ_TSIZE_3_VAL_SHIFT                                 0
0396 #define MME0_QM_CQ_TSIZE_3_VAL_MASK                                  0xFFFFFFFF
0397 
0398 /* MME0_QM_CQ_CTL_3 */
0399 #define MME0_QM_CQ_CTL_3_RPT_SHIFT                                   0
0400 #define MME0_QM_CQ_CTL_3_RPT_MASK                                    0xFFFF
0401 #define MME0_QM_CQ_CTL_3_CTL_SHIFT                                   16
0402 #define MME0_QM_CQ_CTL_3_CTL_MASK                                    0xFFFF0000
0403 
0404 /* MME0_QM_CQ_PTR_LO_4 */
0405 #define MME0_QM_CQ_PTR_LO_4_VAL_SHIFT                                0
0406 #define MME0_QM_CQ_PTR_LO_4_VAL_MASK                                 0xFFFFFFFF
0407 
0408 /* MME0_QM_CQ_PTR_HI_4 */
0409 #define MME0_QM_CQ_PTR_HI_4_VAL_SHIFT                                0
0410 #define MME0_QM_CQ_PTR_HI_4_VAL_MASK                                 0xFFFFFFFF
0411 
0412 /* MME0_QM_CQ_TSIZE_4 */
0413 #define MME0_QM_CQ_TSIZE_4_VAL_SHIFT                                 0
0414 #define MME0_QM_CQ_TSIZE_4_VAL_MASK                                  0xFFFFFFFF
0415 
0416 /* MME0_QM_CQ_CTL_4 */
0417 #define MME0_QM_CQ_CTL_4_RPT_SHIFT                                   0
0418 #define MME0_QM_CQ_CTL_4_RPT_MASK                                    0xFFFF
0419 #define MME0_QM_CQ_CTL_4_CTL_SHIFT                                   16
0420 #define MME0_QM_CQ_CTL_4_CTL_MASK                                    0xFFFF0000
0421 
0422 /* MME0_QM_CQ_PTR_LO_STS */
0423 #define MME0_QM_CQ_PTR_LO_STS_VAL_SHIFT                              0
0424 #define MME0_QM_CQ_PTR_LO_STS_VAL_MASK                               0xFFFFFFFF
0425 
0426 /* MME0_QM_CQ_PTR_HI_STS */
0427 #define MME0_QM_CQ_PTR_HI_STS_VAL_SHIFT                              0
0428 #define MME0_QM_CQ_PTR_HI_STS_VAL_MASK                               0xFFFFFFFF
0429 
0430 /* MME0_QM_CQ_TSIZE_STS */
0431 #define MME0_QM_CQ_TSIZE_STS_VAL_SHIFT                               0
0432 #define MME0_QM_CQ_TSIZE_STS_VAL_MASK                                0xFFFFFFFF
0433 
0434 /* MME0_QM_CQ_CTL_STS */
0435 #define MME0_QM_CQ_CTL_STS_RPT_SHIFT                                 0
0436 #define MME0_QM_CQ_CTL_STS_RPT_MASK                                  0xFFFF
0437 #define MME0_QM_CQ_CTL_STS_CTL_SHIFT                                 16
0438 #define MME0_QM_CQ_CTL_STS_CTL_MASK                                  0xFFFF0000
0439 
0440 /* MME0_QM_CQ_IFIFO_CNT */
0441 #define MME0_QM_CQ_IFIFO_CNT_VAL_SHIFT                               0
0442 #define MME0_QM_CQ_IFIFO_CNT_VAL_MASK                                0x3
0443 
0444 /* MME0_QM_CP_MSG_BASE0_ADDR_LO */
0445 #define MME0_QM_CP_MSG_BASE0_ADDR_LO_VAL_SHIFT                       0
0446 #define MME0_QM_CP_MSG_BASE0_ADDR_LO_VAL_MASK                        0xFFFFFFFF
0447 
0448 /* MME0_QM_CP_MSG_BASE0_ADDR_HI */
0449 #define MME0_QM_CP_MSG_BASE0_ADDR_HI_VAL_SHIFT                       0
0450 #define MME0_QM_CP_MSG_BASE0_ADDR_HI_VAL_MASK                        0xFFFFFFFF
0451 
0452 /* MME0_QM_CP_MSG_BASE1_ADDR_LO */
0453 #define MME0_QM_CP_MSG_BASE1_ADDR_LO_VAL_SHIFT                       0
0454 #define MME0_QM_CP_MSG_BASE1_ADDR_LO_VAL_MASK                        0xFFFFFFFF
0455 
0456 /* MME0_QM_CP_MSG_BASE1_ADDR_HI */
0457 #define MME0_QM_CP_MSG_BASE1_ADDR_HI_VAL_SHIFT                       0
0458 #define MME0_QM_CP_MSG_BASE1_ADDR_HI_VAL_MASK                        0xFFFFFFFF
0459 
0460 /* MME0_QM_CP_MSG_BASE2_ADDR_LO */
0461 #define MME0_QM_CP_MSG_BASE2_ADDR_LO_VAL_SHIFT                       0
0462 #define MME0_QM_CP_MSG_BASE2_ADDR_LO_VAL_MASK                        0xFFFFFFFF
0463 
0464 /* MME0_QM_CP_MSG_BASE2_ADDR_HI */
0465 #define MME0_QM_CP_MSG_BASE2_ADDR_HI_VAL_SHIFT                       0
0466 #define MME0_QM_CP_MSG_BASE2_ADDR_HI_VAL_MASK                        0xFFFFFFFF
0467 
0468 /* MME0_QM_CP_MSG_BASE3_ADDR_LO */
0469 #define MME0_QM_CP_MSG_BASE3_ADDR_LO_VAL_SHIFT                       0
0470 #define MME0_QM_CP_MSG_BASE3_ADDR_LO_VAL_MASK                        0xFFFFFFFF
0471 
0472 /* MME0_QM_CP_MSG_BASE3_ADDR_HI */
0473 #define MME0_QM_CP_MSG_BASE3_ADDR_HI_VAL_SHIFT                       0
0474 #define MME0_QM_CP_MSG_BASE3_ADDR_HI_VAL_MASK                        0xFFFFFFFF
0475 
0476 /* MME0_QM_CP_LDMA_TSIZE_OFFSET */
0477 #define MME0_QM_CP_LDMA_TSIZE_OFFSET_VAL_SHIFT                       0
0478 #define MME0_QM_CP_LDMA_TSIZE_OFFSET_VAL_MASK                        0xFFFFFFFF
0479 
0480 /* MME0_QM_CP_LDMA_SRC_BASE_LO_OFFSET */
0481 #define MME0_QM_CP_LDMA_SRC_BASE_LO_OFFSET_VAL_SHIFT                 0
0482 #define MME0_QM_CP_LDMA_SRC_BASE_LO_OFFSET_VAL_MASK                  0xFFFFFFFF
0483 
0484 /* MME0_QM_CP_LDMA_DST_BASE_LO_OFFSET */
0485 #define MME0_QM_CP_LDMA_DST_BASE_LO_OFFSET_VAL_SHIFT                 0
0486 #define MME0_QM_CP_LDMA_DST_BASE_LO_OFFSET_VAL_MASK                  0xFFFFFFFF
0487 
0488 /* MME0_QM_CP_FENCE0_RDATA */
0489 #define MME0_QM_CP_FENCE0_RDATA_INC_VAL_SHIFT                        0
0490 #define MME0_QM_CP_FENCE0_RDATA_INC_VAL_MASK                         0xF
0491 
0492 /* MME0_QM_CP_FENCE1_RDATA */
0493 #define MME0_QM_CP_FENCE1_RDATA_INC_VAL_SHIFT                        0
0494 #define MME0_QM_CP_FENCE1_RDATA_INC_VAL_MASK                         0xF
0495 
0496 /* MME0_QM_CP_FENCE2_RDATA */
0497 #define MME0_QM_CP_FENCE2_RDATA_INC_VAL_SHIFT                        0
0498 #define MME0_QM_CP_FENCE2_RDATA_INC_VAL_MASK                         0xF
0499 
0500 /* MME0_QM_CP_FENCE3_RDATA */
0501 #define MME0_QM_CP_FENCE3_RDATA_INC_VAL_SHIFT                        0
0502 #define MME0_QM_CP_FENCE3_RDATA_INC_VAL_MASK                         0xF
0503 
0504 /* MME0_QM_CP_FENCE0_CNT */
0505 #define MME0_QM_CP_FENCE0_CNT_VAL_SHIFT                              0
0506 #define MME0_QM_CP_FENCE0_CNT_VAL_MASK                               0x3FFF
0507 
0508 /* MME0_QM_CP_FENCE1_CNT */
0509 #define MME0_QM_CP_FENCE1_CNT_VAL_SHIFT                              0
0510 #define MME0_QM_CP_FENCE1_CNT_VAL_MASK                               0x3FFF
0511 
0512 /* MME0_QM_CP_FENCE2_CNT */
0513 #define MME0_QM_CP_FENCE2_CNT_VAL_SHIFT                              0
0514 #define MME0_QM_CP_FENCE2_CNT_VAL_MASK                               0x3FFF
0515 
0516 /* MME0_QM_CP_FENCE3_CNT */
0517 #define MME0_QM_CP_FENCE3_CNT_VAL_SHIFT                              0
0518 #define MME0_QM_CP_FENCE3_CNT_VAL_MASK                               0x3FFF
0519 
0520 /* MME0_QM_CP_STS */
0521 #define MME0_QM_CP_STS_MSG_INFLIGHT_CNT_SHIFT                        0
0522 #define MME0_QM_CP_STS_MSG_INFLIGHT_CNT_MASK                         0xFFFF
0523 #define MME0_QM_CP_STS_ERDY_SHIFT                                    16
0524 #define MME0_QM_CP_STS_ERDY_MASK                                     0x10000
0525 #define MME0_QM_CP_STS_RRDY_SHIFT                                    17
0526 #define MME0_QM_CP_STS_RRDY_MASK                                     0x20000
0527 #define MME0_QM_CP_STS_MRDY_SHIFT                                    18
0528 #define MME0_QM_CP_STS_MRDY_MASK                                     0x40000
0529 #define MME0_QM_CP_STS_SW_STOP_SHIFT                                 19
0530 #define MME0_QM_CP_STS_SW_STOP_MASK                                  0x80000
0531 #define MME0_QM_CP_STS_FENCE_ID_SHIFT                                20
0532 #define MME0_QM_CP_STS_FENCE_ID_MASK                                 0x300000
0533 #define MME0_QM_CP_STS_FENCE_IN_PROGRESS_SHIFT                       22
0534 #define MME0_QM_CP_STS_FENCE_IN_PROGRESS_MASK                        0x400000
0535 
0536 /* MME0_QM_CP_CURRENT_INST_LO */
0537 #define MME0_QM_CP_CURRENT_INST_LO_VAL_SHIFT                         0
0538 #define MME0_QM_CP_CURRENT_INST_LO_VAL_MASK                          0xFFFFFFFF
0539 
0540 /* MME0_QM_CP_CURRENT_INST_HI */
0541 #define MME0_QM_CP_CURRENT_INST_HI_VAL_SHIFT                         0
0542 #define MME0_QM_CP_CURRENT_INST_HI_VAL_MASK                          0xFFFFFFFF
0543 
0544 /* MME0_QM_CP_BARRIER_CFG */
0545 #define MME0_QM_CP_BARRIER_CFG_EBGUARD_SHIFT                         0
0546 #define MME0_QM_CP_BARRIER_CFG_EBGUARD_MASK                          0xFFF
0547 #define MME0_QM_CP_BARRIER_CFG_RBGUARD_SHIFT                         16
0548 #define MME0_QM_CP_BARRIER_CFG_RBGUARD_MASK                          0xF0000
0549 
0550 /* MME0_QM_CP_DBG_0 */
0551 #define MME0_QM_CP_DBG_0_CS_SHIFT                                    0
0552 #define MME0_QM_CP_DBG_0_CS_MASK                                     0xF
0553 #define MME0_QM_CP_DBG_0_EB_CNT_NOT_ZERO_SHIFT                       4
0554 #define MME0_QM_CP_DBG_0_EB_CNT_NOT_ZERO_MASK                        0x10
0555 #define MME0_QM_CP_DBG_0_BULK_CNT_NOT_ZERO_SHIFT                     5
0556 #define MME0_QM_CP_DBG_0_BULK_CNT_NOT_ZERO_MASK                      0x20
0557 #define MME0_QM_CP_DBG_0_MREB_STALL_SHIFT                            6
0558 #define MME0_QM_CP_DBG_0_MREB_STALL_MASK                             0x40
0559 #define MME0_QM_CP_DBG_0_STALL_SHIFT                                 7
0560 #define MME0_QM_CP_DBG_0_STALL_MASK                                  0x80
0561 
0562 /* MME0_QM_CP_ARUSER_31_11 */
0563 #define MME0_QM_CP_ARUSER_31_11_VAL_SHIFT                            0
0564 #define MME0_QM_CP_ARUSER_31_11_VAL_MASK                             0x1FFFFF
0565 
0566 /* MME0_QM_CP_AWUSER_31_11 */
0567 #define MME0_QM_CP_AWUSER_31_11_VAL_SHIFT                            0
0568 #define MME0_QM_CP_AWUSER_31_11_VAL_MASK                             0x1FFFFF
0569 
0570 /* MME0_QM_ARB_CFG_0 */
0571 #define MME0_QM_ARB_CFG_0_TYPE_SHIFT                                 0
0572 #define MME0_QM_ARB_CFG_0_TYPE_MASK                                  0x1
0573 #define MME0_QM_ARB_CFG_0_IS_MASTER_SHIFT                            4
0574 #define MME0_QM_ARB_CFG_0_IS_MASTER_MASK                             0x10
0575 #define MME0_QM_ARB_CFG_0_EN_SHIFT                                   8
0576 #define MME0_QM_ARB_CFG_0_EN_MASK                                    0x100
0577 #define MME0_QM_ARB_CFG_0_MASK_SHIFT                                 12
0578 #define MME0_QM_ARB_CFG_0_MASK_MASK                                  0xF000
0579 #define MME0_QM_ARB_CFG_0_MST_MSG_NOSTALL_SHIFT                      16
0580 #define MME0_QM_ARB_CFG_0_MST_MSG_NOSTALL_MASK                       0x10000
0581 
0582 /* MME0_QM_ARB_CHOISE_Q_PUSH */
0583 #define MME0_QM_ARB_CHOISE_Q_PUSH_VAL_SHIFT                          0
0584 #define MME0_QM_ARB_CHOISE_Q_PUSH_VAL_MASK                           0x3
0585 
0586 /* MME0_QM_ARB_WRR_WEIGHT */
0587 #define MME0_QM_ARB_WRR_WEIGHT_VAL_SHIFT                             0
0588 #define MME0_QM_ARB_WRR_WEIGHT_VAL_MASK                              0xFFFFFFFF
0589 
0590 /* MME0_QM_ARB_CFG_1 */
0591 #define MME0_QM_ARB_CFG_1_CLR_SHIFT                                  0
0592 #define MME0_QM_ARB_CFG_1_CLR_MASK                                   0x1
0593 
0594 /* MME0_QM_ARB_MST_AVAIL_CRED */
0595 #define MME0_QM_ARB_MST_AVAIL_CRED_VAL_SHIFT                         0
0596 #define MME0_QM_ARB_MST_AVAIL_CRED_VAL_MASK                          0x7F
0597 
0598 /* MME0_QM_ARB_MST_CRED_INC */
0599 #define MME0_QM_ARB_MST_CRED_INC_VAL_SHIFT                           0
0600 #define MME0_QM_ARB_MST_CRED_INC_VAL_MASK                            0xFFFFFFFF
0601 
0602 /* MME0_QM_ARB_MST_CHOISE_PUSH_OFST */
0603 #define MME0_QM_ARB_MST_CHOISE_PUSH_OFST_VAL_SHIFT                   0
0604 #define MME0_QM_ARB_MST_CHOISE_PUSH_OFST_VAL_MASK                    0xFFFFFFFF
0605 
0606 /* MME0_QM_ARB_SLV_MASTER_INC_CRED_OFST */
0607 #define MME0_QM_ARB_SLV_MASTER_INC_CRED_OFST_VAL_SHIFT               0
0608 #define MME0_QM_ARB_SLV_MASTER_INC_CRED_OFST_VAL_MASK                0xFFFFFFFF
0609 
0610 /* MME0_QM_ARB_MST_SLAVE_EN */
0611 #define MME0_QM_ARB_MST_SLAVE_EN_VAL_SHIFT                           0
0612 #define MME0_QM_ARB_MST_SLAVE_EN_VAL_MASK                            0xFFFFFFFF
0613 
0614 /* MME0_QM_ARB_MST_QUIET_PER */
0615 #define MME0_QM_ARB_MST_QUIET_PER_VAL_SHIFT                          0
0616 #define MME0_QM_ARB_MST_QUIET_PER_VAL_MASK                           0xFFFFFFFF
0617 
0618 /* MME0_QM_ARB_SLV_CHOISE_WDT */
0619 #define MME0_QM_ARB_SLV_CHOISE_WDT_VAL_SHIFT                         0
0620 #define MME0_QM_ARB_SLV_CHOISE_WDT_VAL_MASK                          0xFFFFFFFF
0621 
0622 /* MME0_QM_ARB_SLV_ID */
0623 #define MME0_QM_ARB_SLV_ID_VAL_SHIFT                                 0
0624 #define MME0_QM_ARB_SLV_ID_VAL_MASK                                  0x1F
0625 
0626 /* MME0_QM_ARB_MSG_MAX_INFLIGHT */
0627 #define MME0_QM_ARB_MSG_MAX_INFLIGHT_VAL_SHIFT                       0
0628 #define MME0_QM_ARB_MSG_MAX_INFLIGHT_VAL_MASK                        0x3F
0629 
0630 /* MME0_QM_ARB_MSG_AWUSER_31_11 */
0631 #define MME0_QM_ARB_MSG_AWUSER_31_11_VAL_SHIFT                       0
0632 #define MME0_QM_ARB_MSG_AWUSER_31_11_VAL_MASK                        0x1FFFFF
0633 
0634 /* MME0_QM_ARB_MSG_AWUSER_SEC_PROP */
0635 #define MME0_QM_ARB_MSG_AWUSER_SEC_PROP_ASID_SHIFT                   0
0636 #define MME0_QM_ARB_MSG_AWUSER_SEC_PROP_ASID_MASK                    0x3FF
0637 #define MME0_QM_ARB_MSG_AWUSER_SEC_PROP_MMBP_SHIFT                   10
0638 #define MME0_QM_ARB_MSG_AWUSER_SEC_PROP_MMBP_MASK                    0x400
0639 
0640 /* MME0_QM_ARB_MSG_AWUSER_NON_SEC_PROP */
0641 #define MME0_QM_ARB_MSG_AWUSER_NON_SEC_PROP_ASID_SHIFT               0
0642 #define MME0_QM_ARB_MSG_AWUSER_NON_SEC_PROP_ASID_MASK                0x3FF
0643 #define MME0_QM_ARB_MSG_AWUSER_NON_SEC_PROP_MMBP_SHIFT               10
0644 #define MME0_QM_ARB_MSG_AWUSER_NON_SEC_PROP_MMBP_MASK                0x400
0645 
0646 /* MME0_QM_ARB_BASE_LO */
0647 #define MME0_QM_ARB_BASE_LO_VAL_SHIFT                                0
0648 #define MME0_QM_ARB_BASE_LO_VAL_MASK                                 0xFFFFFFFF
0649 
0650 /* MME0_QM_ARB_BASE_HI */
0651 #define MME0_QM_ARB_BASE_HI_VAL_SHIFT                                0
0652 #define MME0_QM_ARB_BASE_HI_VAL_MASK                                 0xFFFFFFFF
0653 
0654 /* MME0_QM_ARB_STATE_STS */
0655 #define MME0_QM_ARB_STATE_STS_VAL_SHIFT                              0
0656 #define MME0_QM_ARB_STATE_STS_VAL_MASK                               0xFFFFFFFF
0657 
0658 /* MME0_QM_ARB_CHOISE_FULLNESS_STS */
0659 #define MME0_QM_ARB_CHOISE_FULLNESS_STS_VAL_SHIFT                    0
0660 #define MME0_QM_ARB_CHOISE_FULLNESS_STS_VAL_MASK                     0x7F
0661 
0662 /* MME0_QM_ARB_MSG_STS */
0663 #define MME0_QM_ARB_MSG_STS_FULL_SHIFT                               0
0664 #define MME0_QM_ARB_MSG_STS_FULL_MASK                                0x1
0665 #define MME0_QM_ARB_MSG_STS_NO_INFLIGHT_SHIFT                        1
0666 #define MME0_QM_ARB_MSG_STS_NO_INFLIGHT_MASK                         0x2
0667 
0668 /* MME0_QM_ARB_SLV_CHOISE_Q_HEAD */
0669 #define MME0_QM_ARB_SLV_CHOISE_Q_HEAD_VAL_SHIFT                      0
0670 #define MME0_QM_ARB_SLV_CHOISE_Q_HEAD_VAL_MASK                       0x3
0671 
0672 /* MME0_QM_ARB_ERR_CAUSE */
0673 #define MME0_QM_ARB_ERR_CAUSE_CHOISE_OVF_SHIFT                       0
0674 #define MME0_QM_ARB_ERR_CAUSE_CHOISE_OVF_MASK                        0x1
0675 #define MME0_QM_ARB_ERR_CAUSE_CHOISE_WDT_SHIFT                       1
0676 #define MME0_QM_ARB_ERR_CAUSE_CHOISE_WDT_MASK                        0x2
0677 #define MME0_QM_ARB_ERR_CAUSE_AXI_LBW_ERR_SHIFT                      2
0678 #define MME0_QM_ARB_ERR_CAUSE_AXI_LBW_ERR_MASK                       0x4
0679 
0680 /* MME0_QM_ARB_ERR_MSG_EN */
0681 #define MME0_QM_ARB_ERR_MSG_EN_CHOISE_OVF_SHIFT                      0
0682 #define MME0_QM_ARB_ERR_MSG_EN_CHOISE_OVF_MASK                       0x1
0683 #define MME0_QM_ARB_ERR_MSG_EN_CHOISE_WDT_SHIFT                      1
0684 #define MME0_QM_ARB_ERR_MSG_EN_CHOISE_WDT_MASK                       0x2
0685 #define MME0_QM_ARB_ERR_MSG_EN_AXI_LBW_ERR_SHIFT                     2
0686 #define MME0_QM_ARB_ERR_MSG_EN_AXI_LBW_ERR_MASK                      0x4
0687 
0688 /* MME0_QM_ARB_ERR_STS_DRP */
0689 #define MME0_QM_ARB_ERR_STS_DRP_VAL_SHIFT                            0
0690 #define MME0_QM_ARB_ERR_STS_DRP_VAL_MASK                             0x3
0691 
0692 /* MME0_QM_ARB_MST_CRED_STS */
0693 #define MME0_QM_ARB_MST_CRED_STS_VAL_SHIFT                           0
0694 #define MME0_QM_ARB_MST_CRED_STS_VAL_MASK                            0x7F
0695 
0696 /* MME0_QM_CGM_CFG */
0697 #define MME0_QM_CGM_CFG_IDLE_TH_SHIFT                                0
0698 #define MME0_QM_CGM_CFG_IDLE_TH_MASK                                 0xFFF
0699 #define MME0_QM_CGM_CFG_G2F_TH_SHIFT                                 16
0700 #define MME0_QM_CGM_CFG_G2F_TH_MASK                                  0xFF0000
0701 #define MME0_QM_CGM_CFG_CP_IDLE_MASK_SHIFT                           24
0702 #define MME0_QM_CGM_CFG_CP_IDLE_MASK_MASK                            0x1F000000
0703 #define MME0_QM_CGM_CFG_EN_SHIFT                                     31
0704 #define MME0_QM_CGM_CFG_EN_MASK                                      0x80000000
0705 
0706 /* MME0_QM_CGM_STS */
0707 #define MME0_QM_CGM_STS_ST_SHIFT                                     0
0708 #define MME0_QM_CGM_STS_ST_MASK                                      0x3
0709 #define MME0_QM_CGM_STS_CG_SHIFT                                     4
0710 #define MME0_QM_CGM_STS_CG_MASK                                      0x10
0711 #define MME0_QM_CGM_STS_AGENT_IDLE_SHIFT                             8
0712 #define MME0_QM_CGM_STS_AGENT_IDLE_MASK                              0x100
0713 #define MME0_QM_CGM_STS_AXI_IDLE_SHIFT                               9
0714 #define MME0_QM_CGM_STS_AXI_IDLE_MASK                                0x200
0715 #define MME0_QM_CGM_STS_CP_IDLE_SHIFT                                10
0716 #define MME0_QM_CGM_STS_CP_IDLE_MASK                                 0x400
0717 
0718 /* MME0_QM_CGM_CFG1 */
0719 #define MME0_QM_CGM_CFG1_MASK_TH_SHIFT                               0
0720 #define MME0_QM_CGM_CFG1_MASK_TH_MASK                                0xFF
0721 
0722 /* MME0_QM_LOCAL_RANGE_BASE */
0723 #define MME0_QM_LOCAL_RANGE_BASE_VAL_SHIFT                           0
0724 #define MME0_QM_LOCAL_RANGE_BASE_VAL_MASK                            0xFFFF
0725 
0726 /* MME0_QM_LOCAL_RANGE_SIZE */
0727 #define MME0_QM_LOCAL_RANGE_SIZE_VAL_SHIFT                           0
0728 #define MME0_QM_LOCAL_RANGE_SIZE_VAL_MASK                            0xFFFF
0729 
0730 /* MME0_QM_CSMR_STRICT_PRIO_CFG */
0731 #define MME0_QM_CSMR_STRICT_PRIO_CFG_TYPE_SHIFT                      0
0732 #define MME0_QM_CSMR_STRICT_PRIO_CFG_TYPE_MASK                       0x1
0733 
0734 /* MME0_QM_HBW_RD_RATE_LIM_CFG_1 */
0735 #define MME0_QM_HBW_RD_RATE_LIM_CFG_1_TOUT_SHIFT                     0
0736 #define MME0_QM_HBW_RD_RATE_LIM_CFG_1_TOUT_MASK                      0xFF
0737 #define MME0_QM_HBW_RD_RATE_LIM_CFG_1_EN_SHIFT                       31
0738 #define MME0_QM_HBW_RD_RATE_LIM_CFG_1_EN_MASK                        0x80000000
0739 
0740 /* MME0_QM_LBW_WR_RATE_LIM_CFG_0 */
0741 #define MME0_QM_LBW_WR_RATE_LIM_CFG_0_RST_TOKEN_SHIFT                0
0742 #define MME0_QM_LBW_WR_RATE_LIM_CFG_0_RST_TOKEN_MASK                 0xFF
0743 #define MME0_QM_LBW_WR_RATE_LIM_CFG_0_SAT_SHIFT                      16
0744 #define MME0_QM_LBW_WR_RATE_LIM_CFG_0_SAT_MASK                       0xFF0000
0745 
0746 /* MME0_QM_LBW_WR_RATE_LIM_CFG_1 */
0747 #define MME0_QM_LBW_WR_RATE_LIM_CFG_1_TOUT_SHIFT                     0
0748 #define MME0_QM_LBW_WR_RATE_LIM_CFG_1_TOUT_MASK                      0xFF
0749 #define MME0_QM_LBW_WR_RATE_LIM_CFG_1_EN_SHIFT                       31
0750 #define MME0_QM_LBW_WR_RATE_LIM_CFG_1_EN_MASK                        0x80000000
0751 
0752 /* MME0_QM_HBW_RD_RATE_LIM_CFG_0 */
0753 #define MME0_QM_HBW_RD_RATE_LIM_CFG_0_RST_TOKEN_SHIFT                0
0754 #define MME0_QM_HBW_RD_RATE_LIM_CFG_0_RST_TOKEN_MASK                 0xFF
0755 #define MME0_QM_HBW_RD_RATE_LIM_CFG_0_SAT_SHIFT                      16
0756 #define MME0_QM_HBW_RD_RATE_LIM_CFG_0_SAT_MASK                       0xFF0000
0757 
0758 /* MME0_QM_GLBL_AXCACHE */
0759 #define MME0_QM_GLBL_AXCACHE_AR_SHIFT                                0
0760 #define MME0_QM_GLBL_AXCACHE_AR_MASK                                 0xF
0761 #define MME0_QM_GLBL_AXCACHE_AW_SHIFT                                16
0762 #define MME0_QM_GLBL_AXCACHE_AW_MASK                                 0xF0000
0763 
0764 /* MME0_QM_IND_GW_APB_CFG */
0765 #define MME0_QM_IND_GW_APB_CFG_ADDR_SHIFT                            0
0766 #define MME0_QM_IND_GW_APB_CFG_ADDR_MASK                             0x7FFFFFFF
0767 #define MME0_QM_IND_GW_APB_CFG_CMD_SHIFT                             31
0768 #define MME0_QM_IND_GW_APB_CFG_CMD_MASK                              0x80000000
0769 
0770 /* MME0_QM_IND_GW_APB_WDATA */
0771 #define MME0_QM_IND_GW_APB_WDATA_VAL_SHIFT                           0
0772 #define MME0_QM_IND_GW_APB_WDATA_VAL_MASK                            0xFFFFFFFF
0773 
0774 /* MME0_QM_IND_GW_APB_RDATA */
0775 #define MME0_QM_IND_GW_APB_RDATA_VAL_SHIFT                           0
0776 #define MME0_QM_IND_GW_APB_RDATA_VAL_MASK                            0xFFFFFFFF
0777 
0778 /* MME0_QM_IND_GW_APB_STATUS */
0779 #define MME0_QM_IND_GW_APB_STATUS_RDY_SHIFT                          0
0780 #define MME0_QM_IND_GW_APB_STATUS_RDY_MASK                           0x1
0781 #define MME0_QM_IND_GW_APB_STATUS_ERR_SHIFT                          1
0782 #define MME0_QM_IND_GW_APB_STATUS_ERR_MASK                           0x2
0783 
0784 /* MME0_QM_GLBL_ERR_ADDR_LO */
0785 #define MME0_QM_GLBL_ERR_ADDR_LO_VAL_SHIFT                           0
0786 #define MME0_QM_GLBL_ERR_ADDR_LO_VAL_MASK                            0xFFFFFFFF
0787 
0788 /* MME0_QM_GLBL_ERR_ADDR_HI */
0789 #define MME0_QM_GLBL_ERR_ADDR_HI_VAL_SHIFT                           0
0790 #define MME0_QM_GLBL_ERR_ADDR_HI_VAL_MASK                            0xFFFFFFFF
0791 
0792 /* MME0_QM_GLBL_ERR_WDATA */
0793 #define MME0_QM_GLBL_ERR_WDATA_VAL_SHIFT                             0
0794 #define MME0_QM_GLBL_ERR_WDATA_VAL_MASK                              0xFFFFFFFF
0795 
0796 /* MME0_QM_GLBL_MEM_INIT_BUSY */
0797 #define MME0_QM_GLBL_MEM_INIT_BUSY_RBUF_SHIFT                        0
0798 #define MME0_QM_GLBL_MEM_INIT_BUSY_RBUF_MASK                         0xF
0799 
0800 #endif /* ASIC_REG_MME0_QM_MASKS_H_ */