Back to home page

OSCL-LXR

 
 

    


0001 /*
0002  * Copyright 2012 Advanced Micro Devices, Inc.
0003  *
0004  * Permission is hereby granted, free of charge, to any person obtaining a
0005  * copy of this software and associated documentation files (the "Software"),
0006  * to deal in the Software without restriction, including without limitation
0007  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
0008  * and/or sell copies of the Software, and to permit persons to whom the
0009  * Software is furnished to do so, subject to the following conditions:
0010  *
0011  * The above copyright notice and this permission notice shall be included in
0012  * all copies or substantial portions of the Software.
0013  *
0014  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
0015  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
0016  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
0017  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
0018  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
0019  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
0020  * OTHER DEALINGS IN THE SOFTWARE.
0021  *
0022  * Authors: Alex Deucher
0023  */
0024 #ifndef _SUMOD_H_
0025 #define _SUMOD_H_
0026 
0027 /* pm registers */
0028 
0029 /* rcu */
0030 #define RCU_FW_VERSION                                  0x30c
0031 
0032 #define RCU_PWR_GATING_SEQ0                             0x408
0033 #define RCU_PWR_GATING_SEQ1                             0x40c
0034 #define RCU_PWR_GATING_CNTL                             0x410
0035 #       define PWR_GATING_EN                            (1 << 0)
0036 #       define RSVD_MASK                                (0x3 << 1)
0037 #       define PCV(x)                                   ((x) << 3)
0038 #       define PCV_MASK                                 (0x1f << 3)
0039 #       define PCV_SHIFT                                3
0040 #       define PCP(x)                                   ((x) << 8)
0041 #       define PCP_MASK                                 (0xf << 8)
0042 #       define PCP_SHIFT                                8
0043 #       define RPW(x)                                   ((x) << 16)
0044 #       define RPW_MASK                                 (0xf << 16)
0045 #       define RPW_SHIFT                                16
0046 #       define ID(x)                                    ((x) << 24)
0047 #       define ID_MASK                                  (0xf << 24)
0048 #       define ID_SHIFT                                 24
0049 #       define PGS(x)                                   ((x) << 28)
0050 #       define PGS_MASK                                 (0xf << 28)
0051 #       define PGS_SHIFT                                28
0052 
0053 #define RCU_ALTVDDNB_NOTIFY                             0x430
0054 #define RCU_LCLK_SCALING_CNTL                           0x434
0055 #       define LCLK_SCALING_EN                          (1 << 0)
0056 #       define LCLK_SCALING_TYPE                        (1 << 1)
0057 #       define LCLK_SCALING_TIMER_PRESCALER(x)          ((x) << 4)
0058 #       define LCLK_SCALING_TIMER_PRESCALER_MASK        (0xf << 4)
0059 #       define LCLK_SCALING_TIMER_PRESCALER_SHIFT       4
0060 #       define LCLK_SCALING_TIMER_PERIOD(x)             ((x) << 16)
0061 #       define LCLK_SCALING_TIMER_PERIOD_MASK           (0xf << 16)
0062 #       define LCLK_SCALING_TIMER_PERIOD_SHIFT          16
0063 
0064 #define RCU_PWR_GATING_CNTL_2                           0x4a0
0065 #       define MPPU(x)                                  ((x) << 0)
0066 #       define MPPU_MASK                                (0xffff << 0)
0067 #       define MPPU_SHIFT                               0
0068 #       define MPPD(x)                                  ((x) << 16)
0069 #       define MPPD_MASK                                (0xffff << 16)
0070 #       define MPPD_SHIFT                               16
0071 #define RCU_PWR_GATING_CNTL_3                           0x4a4
0072 #       define DPPU(x)                                  ((x) << 0)
0073 #       define DPPU_MASK                                (0xffff << 0)
0074 #       define DPPU_SHIFT                               0
0075 #       define DPPD(x)                                  ((x) << 16)
0076 #       define DPPD_MASK                                (0xffff << 16)
0077 #       define DPPD_SHIFT                               16
0078 #define RCU_PWR_GATING_CNTL_4                           0x4a8
0079 #       define RT(x)                                    ((x) << 0)
0080 #       define RT_MASK                                  (0xffff << 0)
0081 #       define RT_SHIFT                                 0
0082 #       define IT(x)                                    ((x) << 16)
0083 #       define IT_MASK                                  (0xffff << 16)
0084 #       define IT_SHIFT                                 16
0085 
0086 /* yes these two have the same address */
0087 #define RCU_PWR_GATING_CNTL_5                           0x504
0088 #define RCU_GPU_BOOST_DISABLE                           0x508
0089 
0090 #define MCU_M3ARB_INDEX                                 0x504
0091 #define MCU_M3ARB_PARAMS                                0x508
0092 
0093 #define RCU_GNB_PWR_REP_TIMER_CNTL                      0x50C
0094 
0095 #define RCU_SclkDpmTdpLimit01                           0x514
0096 #define RCU_SclkDpmTdpLimit23                           0x518
0097 #define RCU_SclkDpmTdpLimit47                           0x51C
0098 #define RCU_SclkDpmTdpLimitPG                           0x520
0099 
0100 #define GNB_TDP_LIMIT                                   0x540
0101 #define RCU_BOOST_MARGIN                                0x544
0102 #define RCU_THROTTLE_MARGIN                             0x548
0103 
0104 #define SMU_PCIE_PG_ARGS                                0x58C
0105 #define SMU_PCIE_PG_ARGS_2                              0x598
0106 #define SMU_PCIE_PG_ARGS_3                              0x59C
0107 
0108 /* mmio */
0109 #define RCU_STATUS                                      0x11c
0110 #       define GMC_PWR_GATER_BUSY                       (1 << 8)
0111 #       define GFX_PWR_GATER_BUSY                       (1 << 9)
0112 #       define UVD_PWR_GATER_BUSY                       (1 << 10)
0113 #       define PCIE_PWR_GATER_BUSY                      (1 << 11)
0114 #       define GMC_PWR_GATER_STATE                      (1 << 12)
0115 #       define GFX_PWR_GATER_STATE                      (1 << 13)
0116 #       define UVD_PWR_GATER_STATE                      (1 << 14)
0117 #       define PCIE_PWR_GATER_STATE                     (1 << 15)
0118 #       define GFX1_PWR_GATER_BUSY                      (1 << 16)
0119 #       define GFX2_PWR_GATER_BUSY                      (1 << 17)
0120 #       define GFX1_PWR_GATER_STATE                     (1 << 18)
0121 #       define GFX2_PWR_GATER_STATE                     (1 << 19)
0122 
0123 #define GFX_INT_REQ                                     0x120
0124 #       define INT_REQ                                  (1 << 0)
0125 #       define SERV_INDEX(x)                            ((x) << 1)
0126 #       define SERV_INDEX_MASK                          (0xff << 1)
0127 #       define SERV_INDEX_SHIFT                         1
0128 #define GFX_INT_STATUS                                  0x124
0129 #       define INT_ACK                                  (1 << 0)
0130 #       define INT_DONE                                 (1 << 1)
0131 
0132 #define CG_SCLK_CNTL                                    0x600
0133 #       define SCLK_DIVIDER(x)                          ((x) << 0)
0134 #       define SCLK_DIVIDER_MASK                        (0x7f << 0)
0135 #       define SCLK_DIVIDER_SHIFT                       0
0136 #define CG_SCLK_STATUS                                  0x604
0137 #       define SCLK_OVERCLK_DETECT                      (1 << 2)
0138 
0139 #define CG_DCLK_CNTL                                    0x610
0140 #       define DCLK_DIVIDER_MASK                        0x7f
0141 #       define DCLK_DIR_CNTL_EN                         (1 << 8)
0142 #define CG_DCLK_STATUS                                  0x614
0143 #       define DCLK_STATUS                              (1 << 0)
0144 #define CG_VCLK_CNTL                                    0x618
0145 #       define VCLK_DIVIDER_MASK                        0x7f
0146 #       define VCLK_DIR_CNTL_EN                         (1 << 8)
0147 #define CG_VCLK_STATUS                                  0x61c
0148 
0149 #define GENERAL_PWRMGT                                  0x63c
0150 #       define STATIC_PM_EN                             (1 << 1)
0151 
0152 #define SCLK_PWRMGT_CNTL                                0x644
0153 #       define SCLK_PWRMGT_OFF                          (1 << 0)
0154 #       define SCLK_LOW_D1                              (1 << 1)
0155 #       define FIR_RESET                                (1 << 4)
0156 #       define FIR_FORCE_TREND_SEL                      (1 << 5)
0157 #       define FIR_TREND_MODE                           (1 << 6)
0158 #       define DYN_GFX_CLK_OFF_EN                       (1 << 7)
0159 #       define GFX_CLK_FORCE_ON                         (1 << 8)
0160 #       define GFX_CLK_REQUEST_OFF                      (1 << 9)
0161 #       define GFX_CLK_FORCE_OFF                        (1 << 10)
0162 #       define GFX_CLK_OFF_ACPI_D1                      (1 << 11)
0163 #       define GFX_CLK_OFF_ACPI_D2                      (1 << 12)
0164 #       define GFX_CLK_OFF_ACPI_D3                      (1 << 13)
0165 #       define GFX_VOLTAGE_CHANGE_EN                    (1 << 16)
0166 #       define GFX_VOLTAGE_CHANGE_MODE                  (1 << 17)
0167 
0168 #define TARGET_AND_CURRENT_PROFILE_INDEX                0x66c
0169 #       define TARG_SCLK_INDEX(x)                       ((x) << 6)
0170 #       define TARG_SCLK_INDEX_MASK                     (0x7 << 6)
0171 #       define TARG_SCLK_INDEX_SHIFT                    6
0172 #       define CURR_SCLK_INDEX(x)                       ((x) << 9)
0173 #       define CURR_SCLK_INDEX_MASK                     (0x7 << 9)
0174 #       define CURR_SCLK_INDEX_SHIFT                    9
0175 #       define TARG_INDEX(x)                            ((x) << 12)
0176 #       define TARG_INDEX_MASK                          (0x7 << 12)
0177 #       define TARG_INDEX_SHIFT                         12
0178 #       define CURR_INDEX(x)                            ((x) << 15)
0179 #       define CURR_INDEX_MASK                          (0x7 << 15)
0180 #       define CURR_INDEX_SHIFT                         15
0181 
0182 #define CG_SCLK_DPM_CTRL                                0x684
0183 #       define SCLK_FSTATE_0_DIV(x)                     ((x) << 0)
0184 #       define SCLK_FSTATE_0_DIV_MASK                   (0x7f << 0)
0185 #       define SCLK_FSTATE_0_DIV_SHIFT                  0
0186 #       define SCLK_FSTATE_0_VLD                        (1 << 7)
0187 #       define SCLK_FSTATE_1_DIV(x)                     ((x) << 8)
0188 #       define SCLK_FSTATE_1_DIV_MASK                   (0x7f << 8)
0189 #       define SCLK_FSTATE_1_DIV_SHIFT                  8
0190 #       define SCLK_FSTATE_1_VLD                        (1 << 15)
0191 #       define SCLK_FSTATE_2_DIV(x)                     ((x) << 16)
0192 #       define SCLK_FSTATE_2_DIV_MASK                   (0x7f << 16)
0193 #       define SCLK_FSTATE_2_DIV_SHIFT                  16
0194 #       define SCLK_FSTATE_2_VLD                        (1 << 23)
0195 #       define SCLK_FSTATE_3_DIV(x)                     ((x) << 24)
0196 #       define SCLK_FSTATE_3_DIV_MASK                   (0x7f << 24)
0197 #       define SCLK_FSTATE_3_DIV_SHIFT                  24
0198 #       define SCLK_FSTATE_3_VLD                        (1 << 31)
0199 #define CG_SCLK_DPM_CTRL_2                              0x688
0200 #define CG_GCOOR                                        0x68c
0201 #       define PHC(x)                                   ((x) << 0)
0202 #       define PHC_MASK                                 (0x1f << 0)
0203 #       define PHC_SHIFT                                0
0204 #       define SDC(x)                                   ((x) << 9)
0205 #       define SDC_MASK                                 (0x3ff << 9)
0206 #       define SDC_SHIFT                                9
0207 #       define SU(x)                                    ((x) << 23)
0208 #       define SU_MASK                                  (0xf << 23)
0209 #       define SU_SHIFT                                 23
0210 #       define DIV_ID(x)                                ((x) << 28)
0211 #       define DIV_ID_MASK                              (0x7 << 28)
0212 #       define DIV_ID_SHIFT                             28
0213 
0214 #define CG_FTV                                          0x690
0215 #define CG_FFCT_0                                       0x694
0216 #       define UTC_0(x)                                 ((x) << 0)
0217 #       define UTC_0_MASK                               (0x3ff << 0)
0218 #       define UTC_0_SHIFT                              0
0219 #       define DTC_0(x)                                 ((x) << 10)
0220 #       define DTC_0_MASK                               (0x3ff << 10)
0221 #       define DTC_0_SHIFT                              10
0222 
0223 #define CG_GIT                                          0x6d8
0224 #       define CG_GICST(x)                              ((x) << 0)
0225 #       define CG_GICST_MASK                            (0xffff << 0)
0226 #       define CG_GICST_SHIFT                           0
0227 #       define CG_GIPOT(x)                              ((x) << 16)
0228 #       define CG_GIPOT_MASK                            (0xffff << 16)
0229 #       define CG_GIPOT_SHIFT                           16
0230 
0231 #define CG_SCLK_DPM_CTRL_3                              0x6e0
0232 #       define FORCE_SCLK_STATE(x)                      ((x) << 0)
0233 #       define FORCE_SCLK_STATE_MASK                    (0x7 << 0)
0234 #       define FORCE_SCLK_STATE_SHIFT                   0
0235 #       define FORCE_SCLK_STATE_EN                      (1 << 3)
0236 #       define GNB_TT(x)                                ((x) << 8)
0237 #       define GNB_TT_MASK                              (0xff << 8)
0238 #       define GNB_TT_SHIFT                             8
0239 #       define GNB_THERMTHRO_MASK                       (1 << 16)
0240 #       define CNB_THERMTHRO_MASK_SCLK                  (1 << 17)
0241 #       define DPM_SCLK_ENABLE                          (1 << 18)
0242 #       define GNB_SLOW_FSTATE_0_MASK                   (1 << 23)
0243 #       define GNB_SLOW_FSTATE_0_SHIFT                  23
0244 #       define FORCE_NB_PSTATE_1                        (1 << 31)
0245 
0246 #define CG_SSP                                          0x6e8
0247 #       define SST(x)                                   ((x) << 0)
0248 #       define SST_MASK                                 (0xffff << 0)
0249 #       define SST_SHIFT                                0
0250 #       define SSTU(x)                                  ((x) << 16)
0251 #       define SSTU_MASK                                (0xffff << 16)
0252 #       define SSTU_SHIFT                               16
0253 
0254 #define CG_ACPI_CNTL                                    0x70c
0255 #       define SCLK_ACPI_DIV(x)                         ((x) << 0)
0256 #       define SCLK_ACPI_DIV_MASK                       (0x7f << 0)
0257 #       define SCLK_ACPI_DIV_SHIFT                      0
0258 
0259 #define CG_SCLK_DPM_CTRL_4                              0x71c
0260 #       define DC_HDC(x)                                ((x) << 14)
0261 #       define DC_HDC_MASK                              (0x3fff << 14)
0262 #       define DC_HDC_SHIFT                             14
0263 #       define DC_HU(x)                                 ((x) << 28)
0264 #       define DC_HU_MASK                               (0xf << 28)
0265 #       define DC_HU_SHIFT                              28
0266 #define CG_SCLK_DPM_CTRL_5                              0x720
0267 #       define SCLK_FSTATE_BOOTUP(x)                    ((x) << 0)
0268 #       define SCLK_FSTATE_BOOTUP_MASK                  (0x7 << 0)
0269 #       define SCLK_FSTATE_BOOTUP_SHIFT                 0
0270 #       define TT_TP(x)                                 ((x) << 3)
0271 #       define TT_TP_MASK                               (0xffff << 3)
0272 #       define TT_TP_SHIFT                              3
0273 #       define TT_TU(x)                                 ((x) << 19)
0274 #       define TT_TU_MASK                               (0xff << 19)
0275 #       define TT_TU_SHIFT                              19
0276 #define CG_SCLK_DPM_CTRL_6                              0x724
0277 #define CG_AT_0                                         0x728
0278 #       define CG_R(x)                                  ((x) << 0)
0279 #       define CG_R_MASK                                (0xffff << 0)
0280 #       define CG_R_SHIFT                               0
0281 #       define CG_L(x)                                  ((x) << 16)
0282 #       define CG_L_MASK                                (0xffff << 16)
0283 #       define CG_L_SHIFT                               16
0284 #define CG_AT_1                                         0x72c
0285 #define CG_AT_2                                         0x730
0286 #define CG_THERMAL_INT                  0x734
0287 #define     DIG_THERM_INTH(x)           ((x) << 8)
0288 #define     DIG_THERM_INTH_MASK         0x0000FF00
0289 #define     DIG_THERM_INTH_SHIFT            8
0290 #define     DIG_THERM_INTL(x)           ((x) << 16)
0291 #define     DIG_THERM_INTL_MASK         0x00FF0000
0292 #define     DIG_THERM_INTL_SHIFT            16
0293 #define     THERM_INT_MASK_HIGH         (1 << 24)
0294 #define     THERM_INT_MASK_LOW          (1 << 25)
0295 #define CG_AT_3                                         0x738
0296 #define CG_AT_4                                         0x73c
0297 #define CG_AT_5                                         0x740
0298 #define CG_AT_6                                         0x744
0299 #define CG_AT_7                                         0x748
0300 
0301 #define CG_BSP_0                                        0x750
0302 #       define BSP(x)                                   ((x) << 0)
0303 #       define BSP_MASK                                 (0xffff << 0)
0304 #       define BSP_SHIFT                                0
0305 #       define BSU(x)                                   ((x) << 16)
0306 #       define BSU_MASK                                 (0xf << 16)
0307 #       define BSU_SHIFT                                16
0308 
0309 #define CG_CG_VOLTAGE_CNTL                              0x770
0310 #       define REQ                                      (1 << 0)
0311 #       define LEVEL(x)                                 ((x) << 1)
0312 #       define LEVEL_MASK                               (0x3 << 1)
0313 #       define LEVEL_SHIFT                              1
0314 #       define CG_VOLTAGE_EN                            (1 << 3)
0315 #       define FORCE                                    (1 << 4)
0316 #       define PERIOD(x)                                ((x) << 8)
0317 #       define PERIOD_MASK                              (0xffff << 8)
0318 #       define PERIOD_SHIFT                             8
0319 #       define UNIT(x)                                  ((x) << 24)
0320 #       define UNIT_MASK                                (0xf << 24)
0321 #       define UNIT_SHIFT                               24
0322 
0323 #define CG_ACPI_VOLTAGE_CNTL                            0x780
0324 #       define ACPI_VOLTAGE_EN                          (1 << 8)
0325 
0326 #define CG_DPM_VOLTAGE_CNTL                             0x788
0327 #       define DPM_STATE0_LEVEL_MASK                    (0x3 << 0)
0328 #       define DPM_STATE0_LEVEL_SHIFT                   0
0329 #       define DPM_VOLTAGE_EN                           (1 << 16)
0330 
0331 #define CG_PWR_GATING_CNTL                              0x7ac
0332 #       define DYN_PWR_DOWN_EN                          (1 << 0)
0333 #       define ACPI_PWR_DOWN_EN                         (1 << 1)
0334 #       define GFX_CLK_OFF_PWR_DOWN_EN                  (1 << 2)
0335 #       define IOC_DISGPU_PWR_DOWN_EN                   (1 << 3)
0336 #       define FORCE_POWR_ON                            (1 << 4)
0337 #       define PGP(x)                                   ((x) << 8)
0338 #       define PGP_MASK                                 (0xffff << 8)
0339 #       define PGP_SHIFT                                8
0340 #       define PGU(x)                                   ((x) << 24)
0341 #       define PGU_MASK                                 (0xf << 24)
0342 #       define PGU_SHIFT                                24
0343 
0344 #define CG_CGTT_LOCAL_0                                 0x7d0
0345 #define CG_CGTT_LOCAL_1                                 0x7d4
0346 
0347 #define DEEP_SLEEP_CNTL                                 0x818
0348 #       define R_DIS                                    (1 << 3)
0349 #       define HS(x)                                    ((x) << 4)
0350 #       define HS_MASK                                  (0xfff << 4)
0351 #       define HS_SHIFT                                 4
0352 #       define ENABLE_DS                                (1 << 31)
0353 #define DEEP_SLEEP_CNTL2                                0x81c
0354 #       define LB_UFP_EN                                (1 << 0)
0355 #       define INOUT_C(x)                               ((x) << 4)
0356 #       define INOUT_C_MASK                             (0xff << 4)
0357 #       define INOUT_C_SHIFT                            4
0358 
0359 #define CG_SCRATCH2                                     0x824
0360 
0361 #define CG_SCLK_DPM_CTRL_11                             0x830
0362 
0363 #define HW_REV                      0x5564
0364 #       define ATI_REV_ID_MASK                          (0xf << 28)
0365 #       define ATI_REV_ID_SHIFT                         28
0366 /* 0 = A0, 1 = A1, 2 = B0, 3 = C0, etc. */
0367 
0368 #define DOUT_SCRATCH3                   0x611c
0369 
0370 #define GB_ADDR_CONFIG                  0x98f8
0371 
0372 #endif