Back to home page

OSCL-LXR

 
 

    


0001 /*
0002  * Copyright 2015 Advanced Micro Devices, Inc.
0003  *
0004  * Permission is hereby granted, free of charge, to any person obtaining a
0005  * copy of this software and associated documentation files (the "Software"),
0006  * to deal in the Software without restriction, including without limitation
0007  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
0008  * and/or sell copies of the Software, and to permit persons to whom the
0009  * Software is furnished to do so, subject to the following conditions:
0010  *
0011  * The above copyright notice and this permission notice shall be included in
0012  * all copies or substantial portions of the Software.
0013  *
0014  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
0015  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
0016  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
0017  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
0018  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
0019  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
0020  * OTHER DEALINGS IN THE SOFTWARE.
0021  *
0022  */
0023 #ifndef _SMU73_H_
0024 #define _SMU73_H_
0025 
0026 #pragma pack(push, 1)
0027 enum SID_OPTION {
0028   SID_OPTION_HI,
0029   SID_OPTION_LO,
0030   SID_OPTION_COUNT
0031 };
0032 
0033 enum Poly3rdOrderCoeff {
0034     LEAKAGE_TEMPERATURE_SCALAR,
0035     LEAKAGE_VOLTAGE_SCALAR,
0036     DYNAMIC_VOLTAGE_SCALAR,
0037     POLY_3RD_ORDER_COUNT
0038 };
0039 
0040 struct SMU7_Poly3rdOrder_Data
0041 {
0042     int32_t a;
0043     int32_t b;
0044     int32_t c;
0045     int32_t d;
0046     uint8_t a_shift;
0047     uint8_t b_shift;
0048     uint8_t c_shift;
0049     uint8_t x_shift;
0050 };
0051 
0052 typedef struct SMU7_Poly3rdOrder_Data SMU7_Poly3rdOrder_Data;
0053 
0054 struct Power_Calculator_Data
0055 {
0056   uint16_t NoLoadVoltage;
0057   uint16_t LoadVoltage;
0058   uint16_t Resistance;
0059   uint16_t Temperature;
0060   uint16_t BaseLeakage;
0061   uint16_t LkgTempScalar;
0062   uint16_t LkgVoltScalar;
0063   uint16_t LkgAreaScalar;
0064   uint16_t LkgPower;
0065   uint16_t DynVoltScalar;
0066   uint32_t Cac;
0067   uint32_t DynPower;
0068   uint32_t TotalCurrent;
0069   uint32_t TotalPower;
0070 };
0071 
0072 typedef struct Power_Calculator_Data PowerCalculatorData_t;
0073 
0074 struct Gc_Cac_Weight_Data
0075 {
0076   uint8_t index;
0077   uint32_t value;
0078 };
0079 
0080 typedef struct Gc_Cac_Weight_Data GcCacWeight_Data;
0081 
0082 
0083 typedef struct {
0084   uint32_t high;
0085   uint32_t low;
0086 } data_64_t;
0087 
0088 typedef struct {
0089   data_64_t high;
0090   data_64_t low;
0091 } data_128_t;
0092 
0093 #define SMU__NUM_SCLK_DPM_STATE  8
0094 #define SMU__NUM_MCLK_DPM_LEVELS 4
0095 #define SMU__NUM_LCLK_DPM_LEVELS 8
0096 #define SMU__NUM_PCIE_DPM_LEVELS 8
0097 
0098 #define SMU7_CONTEXT_ID_SMC        1
0099 #define SMU7_CONTEXT_ID_VBIOS      2
0100 
0101 #define SMU73_MAX_LEVELS_VDDC            16
0102 #define SMU73_MAX_LEVELS_VDDGFX          16
0103 #define SMU73_MAX_LEVELS_VDDCI           8
0104 #define SMU73_MAX_LEVELS_MVDD            4
0105 
0106 #define SMU_MAX_SMIO_LEVELS              4
0107 
0108 #define SMU73_MAX_LEVELS_GRAPHICS        SMU__NUM_SCLK_DPM_STATE   // SCLK + SQ DPM + ULV
0109 #define SMU73_MAX_LEVELS_MEMORY          SMU__NUM_MCLK_DPM_LEVELS   // MCLK Levels DPM
0110 #define SMU73_MAX_LEVELS_GIO             SMU__NUM_LCLK_DPM_LEVELS  // LCLK Levels
0111 #define SMU73_MAX_LEVELS_LINK            SMU__NUM_PCIE_DPM_LEVELS  // PCIe speed and number of lanes.
0112 #define SMU73_MAX_LEVELS_UVD             8   // VCLK/DCLK levels for UVD.
0113 #define SMU73_MAX_LEVELS_VCE             8   // ECLK levels for VCE.
0114 #define SMU73_MAX_LEVELS_ACP             8   // ACLK levels for ACP.
0115 #define SMU73_MAX_LEVELS_SAMU            8   // SAMCLK levels for SAMU.
0116 #define SMU73_MAX_ENTRIES_SMIO           32  // Number of entries in SMIO table.
0117 
0118 #define DPM_NO_LIMIT 0
0119 #define DPM_NO_UP 1
0120 #define DPM_GO_DOWN 2
0121 #define DPM_GO_UP 3
0122 
0123 #define SMU7_FIRST_DPM_GRAPHICS_LEVEL    0
0124 #define SMU7_FIRST_DPM_MEMORY_LEVEL      0
0125 
0126 #define GPIO_CLAMP_MODE_VRHOT      1
0127 #define GPIO_CLAMP_MODE_THERM      2
0128 #define GPIO_CLAMP_MODE_DC         4
0129 
0130 #define SCRATCH_B_TARG_PCIE_INDEX_SHIFT 0
0131 #define SCRATCH_B_TARG_PCIE_INDEX_MASK  (0x7<<SCRATCH_B_TARG_PCIE_INDEX_SHIFT)
0132 #define SCRATCH_B_CURR_PCIE_INDEX_SHIFT 3
0133 #define SCRATCH_B_CURR_PCIE_INDEX_MASK  (0x7<<SCRATCH_B_CURR_PCIE_INDEX_SHIFT)
0134 #define SCRATCH_B_TARG_UVD_INDEX_SHIFT  6
0135 #define SCRATCH_B_TARG_UVD_INDEX_MASK   (0x7<<SCRATCH_B_TARG_UVD_INDEX_SHIFT)
0136 #define SCRATCH_B_CURR_UVD_INDEX_SHIFT  9
0137 #define SCRATCH_B_CURR_UVD_INDEX_MASK   (0x7<<SCRATCH_B_CURR_UVD_INDEX_SHIFT)
0138 #define SCRATCH_B_TARG_VCE_INDEX_SHIFT  12
0139 #define SCRATCH_B_TARG_VCE_INDEX_MASK   (0x7<<SCRATCH_B_TARG_VCE_INDEX_SHIFT)
0140 #define SCRATCH_B_CURR_VCE_INDEX_SHIFT  15
0141 #define SCRATCH_B_CURR_VCE_INDEX_MASK   (0x7<<SCRATCH_B_CURR_VCE_INDEX_SHIFT)
0142 #define SCRATCH_B_TARG_ACP_INDEX_SHIFT  18
0143 #define SCRATCH_B_TARG_ACP_INDEX_MASK   (0x7<<SCRATCH_B_TARG_ACP_INDEX_SHIFT)
0144 #define SCRATCH_B_CURR_ACP_INDEX_SHIFT  21
0145 #define SCRATCH_B_CURR_ACP_INDEX_MASK   (0x7<<SCRATCH_B_CURR_ACP_INDEX_SHIFT)
0146 #define SCRATCH_B_TARG_SAMU_INDEX_SHIFT 24
0147 #define SCRATCH_B_TARG_SAMU_INDEX_MASK  (0x7<<SCRATCH_B_TARG_SAMU_INDEX_SHIFT)
0148 #define SCRATCH_B_CURR_SAMU_INDEX_SHIFT 27
0149 #define SCRATCH_B_CURR_SAMU_INDEX_MASK  (0x7<<SCRATCH_B_CURR_SAMU_INDEX_SHIFT)
0150 
0151 // Virtualization Defines
0152 #define CG_XDMA_MASK  0x1
0153 #define CG_XDMA_SHIFT 0
0154 #define CG_UVD_MASK   0x2
0155 #define CG_UVD_SHIFT  1
0156 #define CG_VCE_MASK   0x4
0157 #define CG_VCE_SHIFT  2
0158 #define CG_SAMU_MASK  0x8
0159 #define CG_SAMU_SHIFT 3
0160 #define CG_GFX_MASK   0x10
0161 #define CG_GFX_SHIFT  4
0162 #define CG_SDMA_MASK  0x20
0163 #define CG_SDMA_SHIFT 5
0164 #define CG_HDP_MASK   0x40
0165 #define CG_HDP_SHIFT  6
0166 #define CG_MC_MASK    0x80
0167 #define CG_MC_SHIFT   7
0168 #define CG_DRM_MASK   0x100
0169 #define CG_DRM_SHIFT  8
0170 #define CG_ROM_MASK   0x200
0171 #define CG_ROM_SHIFT  9
0172 #define CG_BIF_MASK   0x400
0173 #define CG_BIF_SHIFT  10
0174 
0175 #define SMU73_DTE_ITERATIONS 5
0176 #define SMU73_DTE_SOURCES 3
0177 #define SMU73_DTE_SINKS 1
0178 #define SMU73_NUM_CPU_TES 0
0179 #define SMU73_NUM_GPU_TES 1
0180 #define SMU73_NUM_NON_TES 2
0181 #define SMU73_DTE_FAN_SCALAR_MIN 0x100
0182 #define SMU73_DTE_FAN_SCALAR_MAX 0x166
0183 #define SMU73_DTE_FAN_TEMP_MAX 93
0184 #define SMU73_DTE_FAN_TEMP_MIN 83
0185 
0186 #define SMU73_THERMAL_INPUT_LOOP_COUNT 6
0187 #define SMU73_THERMAL_CLAMP_MODE_COUNT 8
0188 
0189 
0190 struct SMU7_HystController_Data
0191 {
0192     uint16_t waterfall_up;
0193     uint16_t waterfall_down;
0194     uint16_t waterfall_limit;
0195     uint16_t release_cnt;
0196     uint16_t release_limit;
0197     uint16_t spare;
0198 };
0199 
0200 typedef struct SMU7_HystController_Data SMU7_HystController_Data;
0201 
0202 struct SMU73_PIDController
0203 {
0204     uint32_t Ki;
0205     int32_t LFWindupUpperLim;
0206     int32_t LFWindupLowerLim;
0207     uint32_t StatePrecision;
0208 
0209     uint32_t LfPrecision;
0210     uint32_t LfOffset;
0211     uint32_t MaxState;
0212     uint32_t MaxLfFraction;
0213     uint32_t StateShift;
0214 };
0215 
0216 typedef struct SMU73_PIDController SMU73_PIDController;
0217 
0218 struct SMU7_LocalDpmScoreboard
0219 {
0220     uint32_t PercentageBusy;
0221 
0222     int32_t  PIDError;
0223     int32_t  PIDIntegral;
0224     int32_t  PIDOutput;
0225 
0226     uint32_t SigmaDeltaAccum;
0227     uint32_t SigmaDeltaOutput;
0228     uint32_t SigmaDeltaLevel;
0229 
0230     uint32_t UtilizationSetpoint;
0231 
0232     uint8_t  TdpClampMode;
0233     uint8_t  TdcClampMode;
0234     uint8_t  ThermClampMode;
0235     uint8_t  VoltageBusy;
0236 
0237     int8_t   CurrLevel;
0238     int8_t   TargLevel;
0239     uint8_t  LevelChangeInProgress;
0240     uint8_t  UpHyst;
0241 
0242     uint8_t  DownHyst;
0243     uint8_t  VoltageDownHyst;
0244     uint8_t  DpmEnable;
0245     uint8_t  DpmRunning;
0246 
0247     uint8_t  DpmForce;
0248     uint8_t  DpmForceLevel;
0249     uint8_t  DisplayWatermark;
0250     uint8_t  McArbIndex;
0251 
0252     uint32_t MinimumPerfSclk;
0253 
0254     uint8_t  AcpiReq;
0255     uint8_t  AcpiAck;
0256     uint8_t  GfxClkSlow;
0257     uint8_t  GpioClampMode;
0258 
0259     uint8_t  spare2;
0260     uint8_t  EnabledLevelsChange;
0261     uint8_t  DteClampMode;
0262     uint8_t  FpsClampMode;
0263 
0264     uint16_t LevelResidencyCounters [SMU73_MAX_LEVELS_GRAPHICS];
0265     uint16_t LevelSwitchCounters [SMU73_MAX_LEVELS_GRAPHICS];
0266 
0267     void     (*TargetStateCalculator)(uint8_t);
0268     void     (*SavedTargetStateCalculator)(uint8_t);
0269 
0270     uint16_t AutoDpmInterval;
0271     uint16_t AutoDpmRange;
0272 
0273     uint8_t  FpsEnabled;
0274     uint8_t  MaxPerfLevel;
0275     uint8_t  AllowLowClkInterruptToHost;
0276     uint8_t  FpsRunning;
0277 
0278     uint32_t MaxAllowedFrequency;
0279 
0280     uint32_t FilteredSclkFrequency;
0281     uint32_t LastSclkFrequency;
0282     uint32_t FilteredSclkFrequencyCnt;
0283 
0284     uint8_t  LedEnable;
0285     uint8_t  LedPin0;
0286     uint8_t  LedPin1;
0287     uint8_t  LedPin2;
0288     uint32_t LedAndMask;
0289 
0290     uint16_t FpsAlpha;
0291     uint16_t DeltaTime;
0292     uint32_t CurrentFps;
0293     uint32_t FilteredFps;
0294     uint32_t FrameCount;
0295     uint32_t FrameCountLast;
0296     uint16_t FpsTargetScalar;
0297     uint16_t FpsWaterfallLimitScalar;
0298     uint16_t FpsAlphaScalar;
0299     uint16_t spare8;
0300     SMU7_HystController_Data HystControllerData;
0301 };
0302 
0303 typedef struct SMU7_LocalDpmScoreboard SMU7_LocalDpmScoreboard;
0304 
0305 #define SMU7_MAX_VOLTAGE_CLIENTS 12
0306 
0307 typedef uint8_t (*VoltageChangeHandler_t)(uint16_t, uint8_t);
0308 
0309 #define VDDC_MASK    0x00007FFF
0310 #define VDDC_SHIFT   0
0311 #define VDDCI_MASK   0x3FFF8000
0312 #define VDDCI_SHIFT  15
0313 #define PHASES_MASK  0xC0000000
0314 #define PHASES_SHIFT 30
0315 
0316 typedef uint32_t SMU_VoltageLevel;
0317 
0318 struct SMU7_VoltageScoreboard
0319 {
0320     SMU_VoltageLevel TargetVoltage;
0321     uint16_t MaxVid;
0322     uint8_t  HighestVidOffset;
0323     uint8_t  CurrentVidOffset;
0324 
0325     uint16_t CurrentVddc;
0326     uint16_t CurrentVddci;
0327 
0328 
0329     uint8_t  ControllerBusy;
0330     uint8_t  CurrentVid;
0331     uint8_t  CurrentVddciVid;
0332     uint8_t  padding;
0333 
0334     SMU_VoltageLevel RequestedVoltage[SMU7_MAX_VOLTAGE_CLIENTS];
0335     SMU_VoltageLevel TargetVoltageState;
0336     uint8_t  EnabledRequest[SMU7_MAX_VOLTAGE_CLIENTS];
0337 
0338     uint8_t  padding2;
0339     uint8_t  padding3;
0340     uint8_t  ControllerEnable;
0341     uint8_t  ControllerRunning;
0342     uint16_t CurrentStdVoltageHiSidd;
0343     uint16_t CurrentStdVoltageLoSidd;
0344     uint8_t  OverrideVoltage;
0345     uint8_t  padding4;
0346     uint8_t  padding5;
0347     uint8_t  CurrentPhases;
0348 
0349     VoltageChangeHandler_t ChangeVddc;
0350 
0351     VoltageChangeHandler_t ChangeVddci;
0352     VoltageChangeHandler_t ChangePhase;
0353     VoltageChangeHandler_t ChangeMvdd;
0354 
0355     VoltageChangeHandler_t functionLinks[6];
0356 
0357     uint16_t * VddcFollower1;
0358 
0359     int16_t  Driver_OD_RequestedVidOffset1;
0360     int16_t  Driver_OD_RequestedVidOffset2;
0361 
0362 };
0363 
0364 typedef struct SMU7_VoltageScoreboard SMU7_VoltageScoreboard;
0365 
0366 // -------------------------------------------------------------------------------------------------------------------------
0367 #define SMU7_MAX_PCIE_LINK_SPEEDS 3 /* 0:Gen1 1:Gen2 2:Gen3 */
0368 
0369 struct SMU7_PCIeLinkSpeedScoreboard
0370 {
0371     uint8_t     DpmEnable;
0372     uint8_t     DpmRunning;
0373     uint8_t     DpmForce;
0374     uint8_t     DpmForceLevel;
0375 
0376     uint8_t     CurrentLinkSpeed;
0377     uint8_t     EnabledLevelsChange;
0378     uint16_t    AutoDpmInterval;
0379 
0380     uint16_t    AutoDpmRange;
0381     uint16_t    AutoDpmCount;
0382 
0383     uint8_t     DpmMode;
0384     uint8_t     AcpiReq;
0385     uint8_t     AcpiAck;
0386     uint8_t     CurrentLinkLevel;
0387 
0388 };
0389 
0390 typedef struct SMU7_PCIeLinkSpeedScoreboard SMU7_PCIeLinkSpeedScoreboard;
0391 
0392 // -------------------------------------------------------- CAC table ------------------------------------------------------
0393 #define SMU7_LKGE_LUT_NUM_OF_TEMP_ENTRIES 16
0394 #define SMU7_LKGE_LUT_NUM_OF_VOLT_ENTRIES 16
0395 
0396 #define SMU7_SCALE_I  7
0397 #define SMU7_SCALE_R 12
0398 
0399 struct SMU7_PowerScoreboard
0400 {
0401     uint32_t GpuPower;
0402 
0403     uint32_t VddcPower;
0404     uint32_t VddcVoltage;
0405     uint32_t VddcCurrent;
0406 
0407     uint32_t MvddPower;
0408     uint32_t MvddVoltage;
0409     uint32_t MvddCurrent;
0410 
0411     uint32_t RocPower;
0412 
0413     uint16_t Telemetry_1_slope;
0414     uint16_t Telemetry_2_slope;
0415     int32_t  Telemetry_1_offset;
0416     int32_t  Telemetry_2_offset;
0417 };
0418 typedef struct SMU7_PowerScoreboard SMU7_PowerScoreboard;
0419 
0420 // For FeatureEnables:
0421 #define SMU7_SCLK_DPM_CONFIG_MASK                        0x01
0422 #define SMU7_VOLTAGE_CONTROLLER_CONFIG_MASK              0x02
0423 #define SMU7_THERMAL_CONTROLLER_CONFIG_MASK              0x04
0424 #define SMU7_MCLK_DPM_CONFIG_MASK                        0x08
0425 #define SMU7_UVD_DPM_CONFIG_MASK                         0x10
0426 #define SMU7_VCE_DPM_CONFIG_MASK                         0x20
0427 #define SMU7_ACP_DPM_CONFIG_MASK                         0x40
0428 #define SMU7_SAMU_DPM_CONFIG_MASK                        0x80
0429 #define SMU7_PCIEGEN_DPM_CONFIG_MASK                    0x100
0430 
0431 #define SMU7_ACP_MCLK_HANDSHAKE_DISABLE                  0x00000001
0432 #define SMU7_ACP_SCLK_HANDSHAKE_DISABLE                  0x00000002
0433 #define SMU7_UVD_MCLK_HANDSHAKE_DISABLE                  0x00000100
0434 #define SMU7_UVD_SCLK_HANDSHAKE_DISABLE                  0x00000200
0435 #define SMU7_VCE_MCLK_HANDSHAKE_DISABLE                  0x00010000
0436 #define SMU7_VCE_SCLK_HANDSHAKE_DISABLE                  0x00020000
0437 
0438 // All 'soft registers' should be uint32_t.
0439 struct SMU73_SoftRegisters
0440 {
0441     uint32_t        RefClockFrequency;
0442     uint32_t        PmTimerPeriod;
0443     uint32_t        FeatureEnables;
0444 
0445     uint32_t        PreVBlankGap;
0446     uint32_t        VBlankTimeout;
0447     uint32_t        TrainTimeGap;
0448 
0449     uint32_t        MvddSwitchTime;
0450     uint32_t        LongestAcpiTrainTime;
0451     uint32_t        AcpiDelay;
0452     uint32_t        G5TrainTime;
0453     uint32_t        DelayMpllPwron;
0454     uint32_t        VoltageChangeTimeout;
0455 
0456     uint32_t        HandshakeDisables;
0457 
0458     uint8_t         DisplayPhy1Config;
0459     uint8_t         DisplayPhy2Config;
0460     uint8_t         DisplayPhy3Config;
0461     uint8_t         DisplayPhy4Config;
0462 
0463     uint8_t         DisplayPhy5Config;
0464     uint8_t         DisplayPhy6Config;
0465     uint8_t         DisplayPhy7Config;
0466     uint8_t         DisplayPhy8Config;
0467 
0468     uint32_t        AverageGraphicsActivity;
0469     uint32_t        AverageMemoryActivity;
0470     uint32_t        AverageGioActivity;
0471 
0472     uint8_t         SClkDpmEnabledLevels;
0473     uint8_t         MClkDpmEnabledLevels;
0474     uint8_t         LClkDpmEnabledLevels;
0475     uint8_t         PCIeDpmEnabledLevels;
0476 
0477     uint8_t         UVDDpmEnabledLevels;
0478     uint8_t         SAMUDpmEnabledLevels;
0479     uint8_t         ACPDpmEnabledLevels;
0480     uint8_t         VCEDpmEnabledLevels;
0481 
0482     uint32_t        DRAM_LOG_ADDR_H;
0483     uint32_t        DRAM_LOG_ADDR_L;
0484     uint32_t        DRAM_LOG_PHY_ADDR_H;
0485     uint32_t        DRAM_LOG_PHY_ADDR_L;
0486     uint32_t        DRAM_LOG_BUFF_SIZE;
0487     uint32_t        UlvEnterCount;
0488     uint32_t        UlvTime;
0489     uint32_t        UcodeLoadStatus;
0490     uint32_t        Reserved[2];
0491 
0492 };
0493 
0494 typedef struct SMU73_SoftRegisters SMU73_SoftRegisters;
0495 
0496 struct SMU73_Firmware_Header
0497 {
0498     uint32_t Digest[5];
0499     uint32_t Version;
0500     uint32_t HeaderSize;
0501     uint32_t Flags;
0502     uint32_t EntryPoint;
0503     uint32_t CodeSize;
0504     uint32_t ImageSize;
0505 
0506     uint32_t Rtos;
0507     uint32_t SoftRegisters;
0508     uint32_t DpmTable;
0509     uint32_t FanTable;
0510     uint32_t CacConfigTable;
0511     uint32_t CacStatusTable;
0512 
0513 
0514     uint32_t mcRegisterTable;
0515 
0516 
0517     uint32_t mcArbDramTimingTable;
0518 
0519 
0520 
0521 
0522     uint32_t PmFuseTable;
0523     uint32_t Globals;
0524     uint32_t ClockStretcherTable;
0525     uint32_t Reserved[41];
0526     uint32_t Signature;
0527 };
0528 
0529 typedef struct SMU73_Firmware_Header SMU73_Firmware_Header;
0530 
0531 #define SMU7_FIRMWARE_HEADER_LOCATION 0x20000
0532 
0533 enum  DisplayConfig {
0534     PowerDown = 1,
0535     DP54x4,
0536     DP54x2,
0537     DP54x1,
0538     DP27x4,
0539     DP27x2,
0540     DP27x1,
0541     HDMI297,
0542     HDMI162,
0543     LVDS,
0544     DP324x4,
0545     DP324x2,
0546     DP324x1
0547 };
0548 
0549 
0550 #define MC_BLOCK_COUNT 1
0551 #define CPL_BLOCK_COUNT 5
0552 #define SE_BLOCK_COUNT 15
0553 #define GC_BLOCK_COUNT 24
0554 
0555 struct SMU7_Local_Cac {
0556   uint8_t BlockId;
0557   uint8_t SignalId;
0558   uint8_t Threshold;
0559   uint8_t Padding;
0560 };
0561 
0562 typedef struct SMU7_Local_Cac SMU7_Local_Cac;
0563 
0564 struct SMU7_Local_Cac_Table {
0565 
0566   SMU7_Local_Cac CplLocalCac[CPL_BLOCK_COUNT];
0567   SMU7_Local_Cac McLocalCac[MC_BLOCK_COUNT];
0568   SMU7_Local_Cac SeLocalCac[SE_BLOCK_COUNT];
0569   SMU7_Local_Cac GcLocalCac[GC_BLOCK_COUNT];
0570 };
0571 
0572 typedef struct SMU7_Local_Cac_Table SMU7_Local_Cac_Table;
0573 
0574 #if !defined(SMC_MICROCODE)
0575 #pragma pack(pop)
0576 #endif
0577 
0578 // Description of Clock Gating bitmask for Tonga:
0579 // System Clock Gating
0580 #define CG_SYS_BITMASK_FIRST_BIT      0  // First bit of Sys CG bitmask
0581 #define CG_SYS_BITMASK_LAST_BIT       9  // Last bit of Sys CG bitmask
0582 #define CG_SYS_BIF_MGLS_SHIFT         0
0583 #define CG_SYS_ROM_SHIFT              1
0584 #define CG_SYS_MC_MGCG_SHIFT          2
0585 #define CG_SYS_MC_MGLS_SHIFT          3
0586 #define CG_SYS_SDMA_MGCG_SHIFT        4
0587 #define CG_SYS_SDMA_MGLS_SHIFT        5
0588 #define CG_SYS_DRM_MGCG_SHIFT         6
0589 #define CG_SYS_HDP_MGCG_SHIFT         7
0590 #define CG_SYS_HDP_MGLS_SHIFT         8
0591 #define CG_SYS_DRM_MGLS_SHIFT         9
0592 
0593 #define CG_SYS_BIF_MGLS_MASK          0x1
0594 #define CG_SYS_ROM_MASK               0x2
0595 #define CG_SYS_MC_MGCG_MASK           0x4
0596 #define CG_SYS_MC_MGLS_MASK           0x8
0597 #define CG_SYS_SDMA_MGCG_MASK         0x10
0598 #define CG_SYS_SDMA_MGLS_MASK         0x20
0599 #define CG_SYS_DRM_MGCG_MASK          0x40
0600 #define CG_SYS_HDP_MGCG_MASK          0x80
0601 #define CG_SYS_HDP_MGLS_MASK          0x100
0602 #define CG_SYS_DRM_MGLS_MASK          0x200
0603 
0604 // Graphics Clock Gating
0605 #define CG_GFX_BITMASK_FIRST_BIT      16 // First bit of Gfx CG bitmask
0606 #define CG_GFX_BITMASK_LAST_BIT       20 // Last bit of Gfx CG bitmask
0607 #define CG_GFX_CGCG_SHIFT             16
0608 #define CG_GFX_CGLS_SHIFT             17
0609 #define CG_CPF_MGCG_SHIFT             18
0610 #define CG_RLC_MGCG_SHIFT             19
0611 #define CG_GFX_OTHERS_MGCG_SHIFT      20
0612 
0613 #define CG_GFX_CGCG_MASK              0x00010000
0614 #define CG_GFX_CGLS_MASK              0x00020000
0615 #define CG_CPF_MGCG_MASK              0x00040000
0616 #define CG_RLC_MGCG_MASK              0x00080000
0617 #define CG_GFX_OTHERS_MGCG_MASK       0x00100000
0618 
0619 
0620 
0621 // Voltage Regulator Configuration
0622 // VR Config info is contained in dpmTable.VRConfig
0623 
0624 #define VRCONF_VDDC_MASK         0x000000FF
0625 #define VRCONF_VDDC_SHIFT        0
0626 #define VRCONF_VDDGFX_MASK       0x0000FF00
0627 #define VRCONF_VDDGFX_SHIFT      8
0628 #define VRCONF_VDDCI_MASK        0x00FF0000
0629 #define VRCONF_VDDCI_SHIFT       16
0630 #define VRCONF_MVDD_MASK         0xFF000000
0631 #define VRCONF_MVDD_SHIFT        24
0632 
0633 #define VR_MERGED_WITH_VDDC      0
0634 #define VR_SVI2_PLANE_1          1
0635 #define VR_SVI2_PLANE_2          2
0636 #define VR_SMIO_PATTERN_1        3
0637 #define VR_SMIO_PATTERN_2        4
0638 #define VR_STATIC_VOLTAGE        5
0639 
0640 // Clock Stretcher Configuration
0641 
0642 #define CLOCK_STRETCHER_MAX_ENTRIES 0x4
0643 #define CKS_LOOKUPTable_MAX_ENTRIES 0x4
0644 
0645 // The 'settings' field is subdivided in the following way:
0646 #define CLOCK_STRETCHER_SETTING_DDT_MASK             0x01
0647 #define CLOCK_STRETCHER_SETTING_DDT_SHIFT            0x0
0648 #define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_MASK  0x1E
0649 #define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_SHIFT 0x1
0650 #define CLOCK_STRETCHER_SETTING_ENABLE_MASK          0x80
0651 #define CLOCK_STRETCHER_SETTING_ENABLE_SHIFT         0x7
0652 
0653 struct SMU_ClockStretcherDataTableEntry {
0654   uint8_t minVID;
0655   uint8_t maxVID;
0656 
0657 
0658   uint16_t setting;
0659 };
0660 typedef struct SMU_ClockStretcherDataTableEntry SMU_ClockStretcherDataTableEntry;
0661 
0662 struct SMU_ClockStretcherDataTable {
0663   SMU_ClockStretcherDataTableEntry ClockStretcherDataTableEntry[CLOCK_STRETCHER_MAX_ENTRIES];
0664 };
0665 typedef struct SMU_ClockStretcherDataTable SMU_ClockStretcherDataTable;
0666 
0667 struct SMU_CKS_LOOKUPTableEntry {
0668   uint16_t minFreq;
0669   uint16_t maxFreq;
0670 
0671   uint8_t setting;
0672   uint8_t padding[3];
0673 };
0674 typedef struct SMU_CKS_LOOKUPTableEntry SMU_CKS_LOOKUPTableEntry;
0675 
0676 struct SMU_CKS_LOOKUPTable {
0677   SMU_CKS_LOOKUPTableEntry CKS_LOOKUPTableEntry[CKS_LOOKUPTable_MAX_ENTRIES];
0678 };
0679 typedef struct SMU_CKS_LOOKUPTable SMU_CKS_LOOKUPTable;
0680 
0681 struct AgmAvfsData_t {
0682   uint16_t avgPsmCount[28];
0683   uint16_t minPsmCount[28];
0684 };
0685 typedef struct AgmAvfsData_t AgmAvfsData_t;
0686 
0687 // AVFS DEFINES
0688 
0689 enum VFT_COLUMNS {
0690   SCLK0,
0691   SCLK1,
0692   SCLK2,
0693   SCLK3,
0694   SCLK4,
0695   SCLK5,
0696   SCLK6,
0697   SCLK7,
0698 
0699   NUM_VFT_COLUMNS
0700 };
0701 
0702 #define TEMP_RANGE_MAXSTEPS 12
0703 struct VFT_CELL_t {
0704   uint16_t Voltage;
0705 };
0706 
0707 typedef struct VFT_CELL_t VFT_CELL_t;
0708 
0709 struct VFT_TABLE_t {
0710   VFT_CELL_t    Cell[TEMP_RANGE_MAXSTEPS][NUM_VFT_COLUMNS];
0711   uint16_t      AvfsGbv [NUM_VFT_COLUMNS];
0712   uint16_t      BtcGbv  [NUM_VFT_COLUMNS];
0713   uint16_t      Temperature [TEMP_RANGE_MAXSTEPS];
0714 
0715   uint8_t       NumTemperatureSteps;
0716   uint8_t       padding[3];
0717 };
0718 typedef struct VFT_TABLE_t VFT_TABLE_t;
0719 
0720 #endif