Back to home page

OSCL-LXR

 
 

    


0001 /*
0002  * Copyright 2020 Advanced Micro Devices, Inc.
0003  *
0004  * Permission is hereby granted, free of charge, to any person obtaining a
0005  * copy of this software and associated documentation files (the "Software"),
0006  * to deal in the Software without restriction, including without limitation
0007  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
0008  * and/or sell copies of the Software, and to permit persons to whom the
0009  * Software is furnished to do so, subject to the following conditions:
0010  *
0011  * The above copyright notice and this permission notice shall be included in
0012  * all copies or substantial portions of the Software.
0013  *
0014  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
0015  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
0016  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
0017  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
0018  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
0019  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
0020  * OTHER DEALINGS IN THE SOFTWARE.
0021  *
0022  * Authors: AMD
0023  *
0024  */
0025 
0026 #ifndef __DC_OPTC_DCN30_H__
0027 #define __DC_OPTC_DCN30_H__
0028 
0029 #include "dcn20/dcn20_optc.h"
0030 
0031 #define V_TOTAL_REGS_DCN30_SRI(inst)
0032 
0033 #define OPTC_COMMON_REG_LIST_DCN3_BASE(inst) \
0034     SRI(OTG_VSTARTUP_PARAM, OTG, inst),\
0035     SRI(OTG_VUPDATE_PARAM, OTG, inst),\
0036     SRI(OTG_VREADY_PARAM, OTG, inst),\
0037     SRI(OTG_MASTER_UPDATE_LOCK, OTG, inst),\
0038     SRI(OTG_GLOBAL_CONTROL0, OTG, inst),\
0039     SRI(OTG_GLOBAL_CONTROL1, OTG, inst),\
0040     SRI(OTG_GLOBAL_CONTROL2, OTG, inst),\
0041     SRI(OTG_GLOBAL_CONTROL4, OTG, inst),\
0042     SRI(OTG_DOUBLE_BUFFER_CONTROL, OTG, inst),\
0043     SRI(OTG_H_TOTAL, OTG, inst),\
0044     SRI(OTG_H_BLANK_START_END, OTG, inst),\
0045     SRI(OTG_H_SYNC_A, OTG, inst),\
0046     SRI(OTG_H_SYNC_A_CNTL, OTG, inst),\
0047     SRI(OTG_H_TIMING_CNTL, OTG, inst),\
0048     SRI(OTG_V_TOTAL, OTG, inst),\
0049     SRI(OTG_V_BLANK_START_END, OTG, inst),\
0050     SRI(OTG_V_SYNC_A, OTG, inst),\
0051     SRI(OTG_V_SYNC_A_CNTL, OTG, inst),\
0052     SRI(OTG_CONTROL, OTG, inst),\
0053     SRI(OTG_STEREO_CONTROL, OTG, inst),\
0054     SRI(OTG_3D_STRUCTURE_CONTROL, OTG, inst),\
0055     SRI(OTG_STEREO_STATUS, OTG, inst),\
0056     SRI(OTG_V_TOTAL_MAX, OTG, inst),\
0057     SRI(OTG_V_TOTAL_MIN, OTG, inst),\
0058     SRI(OTG_V_TOTAL_CONTROL, OTG, inst),\
0059     V_TOTAL_REGS_DCN30_SRI(inst)\
0060     SRI(OTG_TRIGA_CNTL, OTG, inst),\
0061     SRI(OTG_FORCE_COUNT_NOW_CNTL, OTG, inst),\
0062     SRI(OTG_STATIC_SCREEN_CONTROL, OTG, inst),\
0063     SRI(OTG_STATUS_FRAME_COUNT, OTG, inst),\
0064     SRI(OTG_STATUS, OTG, inst),\
0065     SRI(OTG_STATUS_POSITION, OTG, inst),\
0066     SRI(OTG_NOM_VERT_POSITION, OTG, inst),\
0067     SRI(OTG_BLANK_DATA_COLOR, OTG, inst),\
0068     SRI(OTG_BLANK_DATA_COLOR_EXT, OTG, inst),\
0069     SRI(OTG_M_CONST_DTO0, OTG, inst),\
0070     SRI(OTG_M_CONST_DTO1, OTG, inst),\
0071     SRI(OTG_CLOCK_CONTROL, OTG, inst),\
0072     SRI(OTG_VERTICAL_INTERRUPT0_CONTROL, OTG, inst),\
0073     SRI(OTG_VERTICAL_INTERRUPT0_POSITION, OTG, inst),\
0074     SRI(OTG_VERTICAL_INTERRUPT1_CONTROL, OTG, inst),\
0075     SRI(OTG_VERTICAL_INTERRUPT1_POSITION, OTG, inst),\
0076     SRI(OTG_VERTICAL_INTERRUPT2_CONTROL, OTG, inst),\
0077     SRI(OTG_VERTICAL_INTERRUPT2_POSITION, OTG, inst),\
0078     SRI(OPTC_INPUT_CLOCK_CONTROL, ODM, inst),\
0079     SRI(OPTC_DATA_SOURCE_SELECT, ODM, inst),\
0080     SRI(OPTC_INPUT_GLOBAL_CONTROL, ODM, inst),\
0081     SRI(CONTROL, VTG, inst),\
0082     SRI(OTG_VERT_SYNC_CONTROL, OTG, inst),\
0083     SRI(OTG_GSL_CONTROL, OTG, inst),\
0084     SRI(OTG_CRC_CNTL, OTG, inst),\
0085     SRI(OTG_CRC_CNTL2, OTG, inst),\
0086     SRI(OTG_CRC0_DATA_RG, OTG, inst),\
0087     SRI(OTG_CRC0_DATA_B, OTG, inst),\
0088     SRI(OTG_CRC0_WINDOWA_X_CONTROL, OTG, inst),\
0089     SRI(OTG_CRC0_WINDOWA_Y_CONTROL, OTG, inst),\
0090     SRI(OTG_CRC0_WINDOWB_X_CONTROL, OTG, inst),\
0091     SRI(OTG_CRC0_WINDOWB_Y_CONTROL, OTG, inst),\
0092     SR(GSL_SOURCE_SELECT),\
0093     SRI(OTG_TRIGA_MANUAL_TRIG, OTG, inst),\
0094     SRI(OTG_DRR_CONTROL, OTG, inst)
0095 
0096 
0097 #define OPTC_COMMON_REG_LIST_DCN3_0(inst) \
0098     OPTC_COMMON_REG_LIST_DCN3_BASE(inst),\
0099     SRI(OTG_GLOBAL_CONTROL1, OTG, inst),\
0100     SRI(OTG_GLOBAL_CONTROL2, OTG, inst),\
0101     SRI(OTG_GSL_WINDOW_X, OTG, inst),\
0102     SRI(OTG_GSL_WINDOW_Y, OTG, inst),\
0103     SRI(OTG_VUPDATE_KEEPOUT, OTG, inst),\
0104     SRI(OTG_DSC_START_POSITION, OTG, inst),\
0105     SRI(OTG_CRC_CNTL2, OTG, inst),\
0106     SRI(OTG_DRR_TRIGGER_WINDOW, OTG, inst),\
0107     SRI(OTG_DRR_V_TOTAL_CHANGE, OTG, inst),\
0108     SRI(OPTC_DATA_FORMAT_CONTROL, ODM, inst),\
0109     SRI(OPTC_BYTES_PER_PIXEL, ODM, inst),\
0110     SRI(OPTC_WIDTH_CONTROL, ODM, inst),\
0111     SRI(OPTC_MEMORY_CONFIG, ODM, inst),\
0112     SR(DWB_SOURCE_SELECT)
0113 
0114 #define DCN30_VTOTAL_REGS_SF(mask_sh)
0115 
0116 #define OPTC_COMMON_MASK_SH_LIST_DCN3_BASE(mask_sh)\
0117     SF(OTG0_OTG_VSTARTUP_PARAM, VSTARTUP_START, mask_sh),\
0118     SF(OTG0_OTG_VUPDATE_PARAM, VUPDATE_OFFSET, mask_sh),\
0119     SF(OTG0_OTG_VUPDATE_PARAM, VUPDATE_WIDTH, mask_sh),\
0120     SF(OTG0_OTG_VREADY_PARAM, VREADY_OFFSET, mask_sh),\
0121     SF(OTG0_OTG_MASTER_UPDATE_LOCK, OTG_MASTER_UPDATE_LOCK, mask_sh),\
0122     SF(OTG0_OTG_MASTER_UPDATE_LOCK, UPDATE_LOCK_STATUS, mask_sh),\
0123     SF(OTG0_OTG_GLOBAL_CONTROL0, MASTER_UPDATE_LOCK_DB_START_X, mask_sh),\
0124     SF(OTG0_OTG_GLOBAL_CONTROL0, MASTER_UPDATE_LOCK_DB_END_X, mask_sh),\
0125     SF(OTG0_OTG_GLOBAL_CONTROL0, MASTER_UPDATE_LOCK_DB_EN, mask_sh),\
0126     SF(OTG0_OTG_GLOBAL_CONTROL1, MASTER_UPDATE_LOCK_DB_START_Y, mask_sh),\
0127     SF(OTG0_OTG_GLOBAL_CONTROL1, MASTER_UPDATE_LOCK_DB_END_Y, mask_sh),\
0128     SF(OTG0_OTG_GLOBAL_CONTROL2, OTG_MASTER_UPDATE_LOCK_SEL, mask_sh),\
0129     SF(OTG0_OTG_GLOBAL_CONTROL4, DIG_UPDATE_POSITION_X, mask_sh),\
0130     SF(OTG0_OTG_GLOBAL_CONTROL4, DIG_UPDATE_POSITION_Y, mask_sh),\
0131     SF(OTG0_OTG_DOUBLE_BUFFER_CONTROL, OTG_UPDATE_PENDING, mask_sh),\
0132     SF(OTG0_OTG_H_TOTAL, OTG_H_TOTAL, mask_sh),\
0133     SF(OTG0_OTG_H_BLANK_START_END, OTG_H_BLANK_START, mask_sh),\
0134     SF(OTG0_OTG_H_BLANK_START_END, OTG_H_BLANK_END, mask_sh),\
0135     SF(OTG0_OTG_H_SYNC_A, OTG_H_SYNC_A_START, mask_sh),\
0136     SF(OTG0_OTG_H_SYNC_A, OTG_H_SYNC_A_END, mask_sh),\
0137     SF(OTG0_OTG_H_SYNC_A_CNTL, OTG_H_SYNC_A_POL, mask_sh),\
0138     SF(OTG0_OTG_V_TOTAL, OTG_V_TOTAL, mask_sh),\
0139     SF(OTG0_OTG_V_BLANK_START_END, OTG_V_BLANK_START, mask_sh),\
0140     SF(OTG0_OTG_V_BLANK_START_END, OTG_V_BLANK_END, mask_sh),\
0141     SF(OTG0_OTG_V_SYNC_A, OTG_V_SYNC_A_START, mask_sh),\
0142     SF(OTG0_OTG_V_SYNC_A, OTG_V_SYNC_A_END, mask_sh),\
0143     SF(OTG0_OTG_V_SYNC_A_CNTL, OTG_V_SYNC_A_POL, mask_sh),\
0144     SF(OTG0_OTG_V_SYNC_A_CNTL, OTG_V_SYNC_MODE, mask_sh),\
0145     SF(OTG0_OTG_CONTROL, OTG_MASTER_EN, mask_sh),\
0146     SF(OTG0_OTG_CONTROL, OTG_START_POINT_CNTL, mask_sh),\
0147     SF(OTG0_OTG_CONTROL, OTG_DISABLE_POINT_CNTL, mask_sh),\
0148     SF(OTG0_OTG_CONTROL, OTG_FIELD_NUMBER_CNTL, mask_sh),\
0149     SF(OTG0_OTG_CONTROL, OTG_OUT_MUX, mask_sh),\
0150     SF(OTG0_OTG_STEREO_CONTROL, OTG_STEREO_EN, mask_sh),\
0151     SF(OTG0_OTG_STEREO_CONTROL, OTG_STEREO_SYNC_OUTPUT_LINE_NUM, mask_sh),\
0152     SF(OTG0_OTG_STEREO_CONTROL, OTG_STEREO_SYNC_OUTPUT_POLARITY, mask_sh),\
0153     SF(OTG0_OTG_STEREO_CONTROL, OTG_STEREO_EYE_FLAG_POLARITY, mask_sh),\
0154     SF(OTG0_OTG_STEREO_CONTROL, OTG_DISABLE_STEREOSYNC_OUTPUT_FOR_DP, mask_sh),\
0155     SF(OTG0_OTG_STEREO_STATUS, OTG_STEREO_CURRENT_EYE, mask_sh),\
0156     SF(OTG0_OTG_3D_STRUCTURE_CONTROL, OTG_3D_STRUCTURE_EN, mask_sh),\
0157     SF(OTG0_OTG_3D_STRUCTURE_CONTROL, OTG_3D_STRUCTURE_V_UPDATE_MODE, mask_sh),\
0158     SF(OTG0_OTG_3D_STRUCTURE_CONTROL, OTG_3D_STRUCTURE_STEREO_SEL_OVR, mask_sh),\
0159     SF(OTG0_OTG_V_TOTAL_MAX, OTG_V_TOTAL_MAX, mask_sh),\
0160     SF(OTG0_OTG_V_TOTAL_MIN, OTG_V_TOTAL_MIN, mask_sh),\
0161     SF(OTG0_OTG_V_TOTAL_CONTROL, OTG_V_TOTAL_MIN_SEL, mask_sh),\
0162     SF(OTG0_OTG_V_TOTAL_CONTROL, OTG_V_TOTAL_MAX_SEL, mask_sh),\
0163     SF(OTG0_OTG_V_TOTAL_CONTROL, OTG_FORCE_LOCK_ON_EVENT, mask_sh),\
0164     SF(OTG0_OTG_V_TOTAL_CONTROL, OTG_SET_V_TOTAL_MIN_MASK_EN, mask_sh),\
0165     SF(OTG0_OTG_V_TOTAL_CONTROL, OTG_SET_V_TOTAL_MIN_MASK, mask_sh),\
0166     SF(OTG0_OTG_V_TOTAL_CONTROL, OTG_VTOTAL_MID_REPLACING_MIN_EN, mask_sh),\
0167     SF(OTG0_OTG_V_TOTAL_CONTROL, OTG_VTOTAL_MID_REPLACING_MAX_EN, mask_sh),\
0168     DCN30_VTOTAL_REGS_SF(mask_sh)\
0169     SF(OTG0_OTG_FORCE_COUNT_NOW_CNTL, OTG_FORCE_COUNT_NOW_CLEAR, mask_sh),\
0170     SF(OTG0_OTG_FORCE_COUNT_NOW_CNTL, OTG_FORCE_COUNT_NOW_MODE, mask_sh),\
0171     SF(OTG0_OTG_FORCE_COUNT_NOW_CNTL, OTG_FORCE_COUNT_NOW_OCCURRED, mask_sh),\
0172     SF(OTG0_OTG_TRIGA_CNTL, OTG_TRIGA_SOURCE_SELECT, mask_sh),\
0173     SF(OTG0_OTG_TRIGA_CNTL, OTG_TRIGA_SOURCE_PIPE_SELECT, mask_sh),\
0174     SF(OTG0_OTG_TRIGA_CNTL, OTG_TRIGA_RISING_EDGE_DETECT_CNTL, mask_sh),\
0175     SF(OTG0_OTG_TRIGA_CNTL, OTG_TRIGA_FALLING_EDGE_DETECT_CNTL, mask_sh),\
0176     SF(OTG0_OTG_TRIGA_CNTL, OTG_TRIGA_POLARITY_SELECT, mask_sh),\
0177     SF(OTG0_OTG_TRIGA_CNTL, OTG_TRIGA_FREQUENCY_SELECT, mask_sh),\
0178     SF(OTG0_OTG_TRIGA_CNTL, OTG_TRIGA_DELAY, mask_sh),\
0179     SF(OTG0_OTG_TRIGA_CNTL, OTG_TRIGA_CLEAR, mask_sh),\
0180     SF(OTG0_OTG_STATIC_SCREEN_CONTROL, OTG_STATIC_SCREEN_EVENT_MASK, mask_sh),\
0181     SF(OTG0_OTG_STATIC_SCREEN_CONTROL, OTG_STATIC_SCREEN_FRAME_COUNT, mask_sh),\
0182     SF(OTG0_OTG_STATUS_FRAME_COUNT, OTG_FRAME_COUNT, mask_sh),\
0183     SF(OTG0_OTG_STATUS, OTG_V_BLANK, mask_sh),\
0184     SF(OTG0_OTG_STATUS, OTG_V_ACTIVE_DISP, mask_sh),\
0185     SF(OTG0_OTG_STATUS_POSITION, OTG_HORZ_COUNT, mask_sh),\
0186     SF(OTG0_OTG_STATUS_POSITION, OTG_VERT_COUNT, mask_sh),\
0187     SF(OTG0_OTG_NOM_VERT_POSITION, OTG_VERT_COUNT_NOM, mask_sh),\
0188     SF(OTG0_OTG_BLANK_DATA_COLOR, OTG_BLANK_DATA_COLOR_BLUE_CB, mask_sh),\
0189     SF(OTG0_OTG_BLANK_DATA_COLOR, OTG_BLANK_DATA_COLOR_GREEN_Y, mask_sh),\
0190     SF(OTG0_OTG_BLANK_DATA_COLOR, OTG_BLANK_DATA_COLOR_RED_CR, mask_sh),\
0191     SF(OTG0_OTG_BLANK_DATA_COLOR_EXT, OTG_BLANK_DATA_COLOR_BLUE_CB_EXT, mask_sh),\
0192     SF(OTG0_OTG_BLANK_DATA_COLOR_EXT, OTG_BLANK_DATA_COLOR_GREEN_Y_EXT, mask_sh),\
0193     SF(OTG0_OTG_BLANK_DATA_COLOR_EXT, OTG_BLANK_DATA_COLOR_RED_CR_EXT, mask_sh),\
0194     SF(OTG0_OTG_M_CONST_DTO0, OTG_M_CONST_DTO_PHASE, mask_sh),\
0195     SF(OTG0_OTG_M_CONST_DTO1, OTG_M_CONST_DTO_MODULO, mask_sh),\
0196     SF(OTG0_OTG_CLOCK_CONTROL, OTG_BUSY, mask_sh),\
0197     SF(OTG0_OTG_CLOCK_CONTROL, OTG_CLOCK_EN, mask_sh),\
0198     SF(OTG0_OTG_CLOCK_CONTROL, OTG_CLOCK_ON, mask_sh),\
0199     SF(OTG0_OTG_CLOCK_CONTROL, OTG_CLOCK_GATE_DIS, mask_sh),\
0200     SF(OTG0_OTG_VERTICAL_INTERRUPT0_CONTROL, OTG_VERTICAL_INTERRUPT0_INT_ENABLE, mask_sh),\
0201     SF(OTG0_OTG_VERTICAL_INTERRUPT0_POSITION, OTG_VERTICAL_INTERRUPT0_LINE_START, mask_sh),\
0202     SF(OTG0_OTG_VERTICAL_INTERRUPT0_POSITION, OTG_VERTICAL_INTERRUPT0_LINE_END, mask_sh),\
0203     SF(OTG0_OTG_VERTICAL_INTERRUPT1_CONTROL, OTG_VERTICAL_INTERRUPT1_INT_ENABLE, mask_sh),\
0204     SF(OTG0_OTG_VERTICAL_INTERRUPT1_POSITION, OTG_VERTICAL_INTERRUPT1_LINE_START, mask_sh),\
0205     SF(OTG0_OTG_VERTICAL_INTERRUPT2_CONTROL, OTG_VERTICAL_INTERRUPT2_INT_ENABLE, mask_sh),\
0206     SF(OTG0_OTG_VERTICAL_INTERRUPT2_POSITION, OTG_VERTICAL_INTERRUPT2_LINE_START, mask_sh),\
0207     SF(ODM0_OPTC_INPUT_CLOCK_CONTROL, OPTC_INPUT_CLK_EN, mask_sh),\
0208     SF(ODM0_OPTC_INPUT_CLOCK_CONTROL, OPTC_INPUT_CLK_ON, mask_sh),\
0209     SF(ODM0_OPTC_INPUT_CLOCK_CONTROL, OPTC_INPUT_CLK_GATE_DIS, mask_sh),\
0210     SF(ODM0_OPTC_INPUT_GLOBAL_CONTROL, OPTC_UNDERFLOW_OCCURRED_STATUS, mask_sh),\
0211     SF(ODM0_OPTC_INPUT_GLOBAL_CONTROL, OPTC_UNDERFLOW_CLEAR, mask_sh),\
0212     SF(VTG0_CONTROL, VTG0_ENABLE, mask_sh),\
0213     SF(VTG0_CONTROL, VTG0_FP2, mask_sh),\
0214     SF(VTG0_CONTROL, VTG0_VCOUNT_INIT, mask_sh),\
0215     SF(OTG0_OTG_VERT_SYNC_CONTROL, OTG_FORCE_VSYNC_NEXT_LINE_OCCURRED, mask_sh),\
0216     SF(OTG0_OTG_VERT_SYNC_CONTROL, OTG_FORCE_VSYNC_NEXT_LINE_CLEAR, mask_sh),\
0217     SF(OTG0_OTG_VERT_SYNC_CONTROL, OTG_AUTO_FORCE_VSYNC_MODE, mask_sh),\
0218     SF(OTG0_OTG_GSL_CONTROL, OTG_GSL0_EN, mask_sh),\
0219     SF(OTG0_OTG_GSL_CONTROL, OTG_GSL1_EN, mask_sh),\
0220     SF(OTG0_OTG_GSL_CONTROL, OTG_GSL2_EN, mask_sh),\
0221     SF(OTG0_OTG_GSL_CONTROL, OTG_GSL_MASTER_EN, mask_sh),\
0222     SF(OTG0_OTG_GSL_CONTROL, OTG_GSL_FORCE_DELAY, mask_sh),\
0223     SF(OTG0_OTG_GSL_CONTROL, OTG_GSL_CHECK_ALL_FIELDS, mask_sh),\
0224     SF(OTG0_OTG_CRC_CNTL, OTG_CRC_CONT_EN, mask_sh),\
0225     SF(OTG0_OTG_CRC_CNTL, OTG_CRC0_SELECT, mask_sh),\
0226     SF(OTG0_OTG_CRC_CNTL, OTG_CRC_EN, mask_sh),\
0227     SF(OTG0_OTG_CRC_CNTL2, OTG_CRC_DSC_MODE, mask_sh),\
0228     SF(OTG0_OTG_CRC_CNTL2, OTG_CRC_DATA_STREAM_COMBINE_MODE, mask_sh),\
0229     SF(OTG0_OTG_CRC_CNTL2, OTG_CRC_DATA_STREAM_SPLIT_MODE, mask_sh),\
0230     SF(OTG0_OTG_CRC_CNTL2, OTG_CRC_DATA_FORMAT, mask_sh),\
0231     SF(OTG0_OTG_CRC0_DATA_RG, CRC0_R_CR, mask_sh),\
0232     SF(OTG0_OTG_CRC0_DATA_RG, CRC0_G_Y, mask_sh),\
0233     SF(OTG0_OTG_CRC0_DATA_B, CRC0_B_CB, mask_sh),\
0234     SF(OTG0_OTG_CRC0_WINDOWA_X_CONTROL, OTG_CRC0_WINDOWA_X_START, mask_sh),\
0235     SF(OTG0_OTG_CRC0_WINDOWA_X_CONTROL, OTG_CRC0_WINDOWA_X_END, mask_sh),\
0236     SF(OTG0_OTG_CRC0_WINDOWA_Y_CONTROL, OTG_CRC0_WINDOWA_Y_START, mask_sh),\
0237     SF(OTG0_OTG_CRC0_WINDOWA_Y_CONTROL, OTG_CRC0_WINDOWA_Y_END, mask_sh),\
0238     SF(OTG0_OTG_CRC0_WINDOWB_X_CONTROL, OTG_CRC0_WINDOWB_X_START, mask_sh),\
0239     SF(OTG0_OTG_CRC0_WINDOWB_X_CONTROL, OTG_CRC0_WINDOWB_X_END, mask_sh),\
0240     SF(OTG0_OTG_CRC0_WINDOWB_Y_CONTROL, OTG_CRC0_WINDOWB_Y_START, mask_sh),\
0241     SF(OTG0_OTG_CRC0_WINDOWB_Y_CONTROL, OTG_CRC0_WINDOWB_Y_END, mask_sh),\
0242     SF(OTG0_OTG_TRIGA_MANUAL_TRIG, OTG_TRIGA_MANUAL_TRIG, mask_sh),\
0243     SF(GSL_SOURCE_SELECT, GSL0_READY_SOURCE_SEL, mask_sh),\
0244     SF(GSL_SOURCE_SELECT, GSL1_READY_SOURCE_SEL, mask_sh),\
0245     SF(GSL_SOURCE_SELECT, GSL2_READY_SOURCE_SEL, mask_sh),\
0246     SF(OTG0_OTG_GLOBAL_CONTROL2, MANUAL_FLOW_CONTROL_SEL, mask_sh),\
0247     SF(OTG0_OTG_DRR_CONTROL, OTG_V_TOTAL_LAST_USED_BY_DRR, mask_sh)
0248 
0249 #define OPTC_COMMON_MASK_SH_LIST_DCN3_0(mask_sh)\
0250     OPTC_COMMON_MASK_SH_LIST_DCN3_BASE(mask_sh),\
0251     SF(OTG0_OTG_GLOBAL_CONTROL2, GLOBAL_UPDATE_LOCK_EN, mask_sh),\
0252     SF(OTG0_OTG_GSL_WINDOW_X, OTG_GSL_WINDOW_START_X, mask_sh),\
0253     SF(OTG0_OTG_GSL_WINDOW_X, OTG_GSL_WINDOW_END_X, mask_sh), \
0254     SF(OTG0_OTG_GSL_WINDOW_Y, OTG_GSL_WINDOW_START_Y, mask_sh),\
0255     SF(OTG0_OTG_GSL_WINDOW_Y, OTG_GSL_WINDOW_END_Y, mask_sh),\
0256     SF(OTG0_OTG_VUPDATE_KEEPOUT, OTG_MASTER_UPDATE_LOCK_VUPDATE_KEEPOUT_EN, mask_sh), \
0257     SF(OTG0_OTG_VUPDATE_KEEPOUT, MASTER_UPDATE_LOCK_VUPDATE_KEEPOUT_START_OFFSET, mask_sh), \
0258     SF(OTG0_OTG_VUPDATE_KEEPOUT, MASTER_UPDATE_LOCK_VUPDATE_KEEPOUT_END_OFFSET, mask_sh), \
0259     SF(OTG0_OTG_GSL_CONTROL, OTG_GSL_MASTER_MODE, mask_sh), \
0260     SF(OTG0_OTG_GSL_CONTROL, OTG_MASTER_UPDATE_LOCK_GSL_EN, mask_sh), \
0261     SF(OTG0_OTG_DSC_START_POSITION, OTG_DSC_START_POSITION_X, mask_sh), \
0262     SF(OTG0_OTG_DSC_START_POSITION, OTG_DSC_START_POSITION_LINE_NUM, mask_sh),\
0263     SF(OTG0_OTG_CRC_CNTL2, OTG_CRC_DSC_MODE, mask_sh),\
0264     SF(OTG0_OTG_CRC_CNTL2, OTG_CRC_DATA_STREAM_COMBINE_MODE, mask_sh),\
0265     SF(OTG0_OTG_CRC_CNTL2, OTG_CRC_DATA_STREAM_SPLIT_MODE, mask_sh),\
0266     SF(OTG0_OTG_CRC_CNTL2, OTG_CRC_DATA_FORMAT, mask_sh),\
0267     SF(ODM0_OPTC_DATA_SOURCE_SELECT, OPTC_SEG0_SRC_SEL, mask_sh),\
0268     SF(ODM0_OPTC_DATA_SOURCE_SELECT, OPTC_SEG1_SRC_SEL, mask_sh),\
0269     SF(ODM0_OPTC_DATA_SOURCE_SELECT, OPTC_NUM_OF_INPUT_SEGMENT, mask_sh),\
0270     SF(ODM0_OPTC_MEMORY_CONFIG, OPTC_MEM_SEL, mask_sh),\
0271     SF(ODM0_OPTC_DATA_FORMAT_CONTROL, OPTC_DATA_FORMAT, mask_sh),\
0272     SF(ODM0_OPTC_DATA_FORMAT_CONTROL, OPTC_DSC_MODE, mask_sh),\
0273     SF(ODM0_OPTC_BYTES_PER_PIXEL, OPTC_DSC_BYTES_PER_PIXEL, mask_sh),\
0274     SF(ODM0_OPTC_WIDTH_CONTROL, OPTC_DSC_SLICE_WIDTH, mask_sh),\
0275     SF(ODM0_OPTC_WIDTH_CONTROL, OPTC_SEGMENT_WIDTH, mask_sh),\
0276     SF(DWB_SOURCE_SELECT, OPTC_DWB0_SOURCE_SELECT, mask_sh),\
0277     SF(DWB_SOURCE_SELECT, OPTC_DWB1_SOURCE_SELECT, mask_sh),\
0278     SF(OTG0_OTG_DRR_TRIGGER_WINDOW, OTG_DRR_TRIGGER_WINDOW_START_X, mask_sh),\
0279     SF(OTG0_OTG_DRR_TRIGGER_WINDOW, OTG_DRR_TRIGGER_WINDOW_END_X, mask_sh),\
0280     SF(OTG0_OTG_DRR_V_TOTAL_CHANGE, OTG_DRR_V_TOTAL_CHANGE_LIMIT, mask_sh),\
0281     SF(OTG0_OTG_H_TIMING_CNTL, OTG_H_TIMING_DIV_BY2, mask_sh),\
0282     SF(OTG0_OTG_DOUBLE_BUFFER_CONTROL, OTG_DRR_TIMING_DBUF_UPDATE_MODE, mask_sh),\
0283     SF(OTG0_OTG_DOUBLE_BUFFER_CONTROL, OTG_BLANK_DATA_DOUBLE_BUFFER_EN, mask_sh)
0284 
0285 #define OPTC_COMMON_MASK_SH_LIST_DCN30(mask_sh)\
0286     OPTC_COMMON_MASK_SH_LIST_DCN3_BASE(mask_sh),\
0287     SF(OTG0_OTG_GLOBAL_CONTROL2, GLOBAL_UPDATE_LOCK_EN, mask_sh),\
0288     SF(OTG0_OTG_GSL_WINDOW_X, OTG_GSL_WINDOW_START_X, mask_sh),\
0289     SF(OTG0_OTG_GSL_WINDOW_X, OTG_GSL_WINDOW_END_X, mask_sh), \
0290     SF(OTG0_OTG_GSL_WINDOW_Y, OTG_GSL_WINDOW_START_Y, mask_sh),\
0291     SF(OTG0_OTG_GSL_WINDOW_Y, OTG_GSL_WINDOW_END_Y, mask_sh),\
0292     SF(OTG0_OTG_VUPDATE_KEEPOUT, OTG_MASTER_UPDATE_LOCK_VUPDATE_KEEPOUT_EN, mask_sh), \
0293     SF(OTG0_OTG_VUPDATE_KEEPOUT, MASTER_UPDATE_LOCK_VUPDATE_KEEPOUT_START_OFFSET, mask_sh), \
0294     SF(OTG0_OTG_VUPDATE_KEEPOUT, MASTER_UPDATE_LOCK_VUPDATE_KEEPOUT_END_OFFSET, mask_sh), \
0295     SF(OTG0_OTG_GSL_CONTROL, OTG_GSL_MASTER_MODE, mask_sh), \
0296     SF(OTG0_OTG_GSL_CONTROL, OTG_MASTER_UPDATE_LOCK_GSL_EN, mask_sh), \
0297     SF(OTG0_OTG_DSC_START_POSITION, OTG_DSC_START_POSITION_X, mask_sh), \
0298     SF(OTG0_OTG_DSC_START_POSITION, OTG_DSC_START_POSITION_LINE_NUM, mask_sh),\
0299     SF(OTG0_OTG_CRC_CNTL2, OTG_CRC_DSC_MODE, mask_sh),\
0300     SF(OTG0_OTG_CRC_CNTL2, OTG_CRC_DATA_STREAM_COMBINE_MODE, mask_sh),\
0301     SF(OTG0_OTG_CRC_CNTL2, OTG_CRC_DATA_STREAM_SPLIT_MODE, mask_sh),\
0302     SF(OTG0_OTG_CRC_CNTL2, OTG_CRC_DATA_FORMAT, mask_sh),\
0303     SF(ODM0_OPTC_DATA_SOURCE_SELECT, OPTC_SEG0_SRC_SEL, mask_sh),\
0304     SF(ODM0_OPTC_DATA_SOURCE_SELECT, OPTC_SEG1_SRC_SEL, mask_sh),\
0305     SF(ODM0_OPTC_DATA_SOURCE_SELECT, OPTC_SEG2_SRC_SEL, mask_sh),\
0306     SF(ODM0_OPTC_DATA_SOURCE_SELECT, OPTC_SEG3_SRC_SEL, mask_sh),\
0307     SF(ODM0_OPTC_DATA_SOURCE_SELECT, OPTC_NUM_OF_INPUT_SEGMENT, mask_sh),\
0308     SF(ODM0_OPTC_MEMORY_CONFIG, OPTC_MEM_SEL, mask_sh),\
0309     SF(ODM0_OPTC_DATA_FORMAT_CONTROL, OPTC_DATA_FORMAT, mask_sh),\
0310     SF(ODM0_OPTC_DATA_FORMAT_CONTROL, OPTC_DSC_MODE, mask_sh),\
0311     SF(ODM0_OPTC_BYTES_PER_PIXEL, OPTC_DSC_BYTES_PER_PIXEL, mask_sh),\
0312     SF(ODM0_OPTC_WIDTH_CONTROL, OPTC_DSC_SLICE_WIDTH, mask_sh),\
0313     SF(ODM0_OPTC_WIDTH_CONTROL, OPTC_SEGMENT_WIDTH, mask_sh),\
0314     SF(DWB_SOURCE_SELECT, OPTC_DWB0_SOURCE_SELECT, mask_sh),\
0315     SF(DWB_SOURCE_SELECT, OPTC_DWB1_SOURCE_SELECT, mask_sh),\
0316     SF(OTG0_OTG_DRR_TRIGGER_WINDOW, OTG_DRR_TRIGGER_WINDOW_START_X, mask_sh),\
0317     SF(OTG0_OTG_DRR_TRIGGER_WINDOW, OTG_DRR_TRIGGER_WINDOW_END_X, mask_sh),\
0318     SF(OTG0_OTG_DRR_V_TOTAL_CHANGE, OTG_DRR_V_TOTAL_CHANGE_LIMIT, mask_sh),\
0319     SF(OTG0_OTG_H_TIMING_CNTL, OTG_H_TIMING_DIV_MODE, mask_sh),\
0320     SF(OTG0_OTG_DOUBLE_BUFFER_CONTROL, OTG_DRR_TIMING_DBUF_UPDATE_MODE, mask_sh)
0321 
0322 void dcn30_timing_generator_init(struct optc *optc1);
0323 
0324 void optc3_set_out_mux(struct timing_generator *optc, enum otg_out_mux_dest dest);
0325 
0326 void optc3_lock(struct timing_generator *optc);
0327 
0328 void optc3_lock_doublebuffer_enable(struct timing_generator *optc);
0329 
0330 void optc3_lock_doublebuffer_disable(struct timing_generator *optc);
0331 
0332 void optc3_set_drr_trigger_window(struct timing_generator *optc,
0333         uint32_t window_start, uint32_t window_end);
0334 
0335 void optc3_triplebuffer_lock(struct timing_generator *optc);
0336 
0337 void optc3_program_blank_color(struct timing_generator *optc,
0338         const struct tg_color *blank_color);
0339 
0340 void optc3_set_vtotal_change_limit(struct timing_generator *optc,
0341         uint32_t limit);
0342 
0343 void optc3_set_dsc_config(struct timing_generator *optc,
0344         enum optc_dsc_mode dsc_mode,
0345         uint32_t dsc_bytes_per_pixel,
0346         uint32_t dsc_slice_width);
0347 
0348 void optc3_set_timing_db_mode(struct timing_generator *optc, bool enable);
0349 
0350 void optc3_set_odm_bypass(struct timing_generator *optc,
0351         const struct dc_crtc_timing *dc_crtc_timing);
0352 void optc3_tg_init(struct timing_generator *optc);
0353 void optc3_set_vtotal_min_max(struct timing_generator *optc, int vtotal_min, int vtotal_max);
0354 #endif /* __DC_OPTC_DCN30_H__ */