0001
0002
0003
0004
0005
0006
0007
0008
0009
0010
0011
0012
0013
0014
0015
0016
0017
0018
0019
0020
0021
0022
0023
0024
0025
0026 #include "dce110/dce110_hw_sequencer.h"
0027 #include "dcn10/dcn10_hw_sequencer.h"
0028 #include "dcn20_hwseq.h"
0029
0030 #include "dcn20_init.h"
0031
0032 static const struct hw_sequencer_funcs dcn20_funcs = {
0033 .program_gamut_remap = dcn10_program_gamut_remap,
0034 .init_hw = dcn10_init_hw,
0035 .power_down_on_boot = dcn10_power_down_on_boot,
0036 .apply_ctx_to_hw = dce110_apply_ctx_to_hw,
0037 .apply_ctx_for_surface = NULL,
0038 .program_front_end_for_ctx = dcn20_program_front_end_for_ctx,
0039 .wait_for_pending_cleared = dcn10_wait_for_pending_cleared,
0040 .post_unlock_program_front_end = dcn20_post_unlock_program_front_end,
0041 .update_plane_addr = dcn20_update_plane_addr,
0042 .update_dchub = dcn10_update_dchub,
0043 .update_pending_status = dcn10_update_pending_status,
0044 .program_output_csc = dcn20_program_output_csc,
0045 .enable_accelerated_mode = dce110_enable_accelerated_mode,
0046 .enable_timing_synchronization = dcn10_enable_timing_synchronization,
0047 .enable_vblanks_synchronization = dcn10_enable_vblanks_synchronization,
0048 .enable_per_frame_crtc_position_reset = dcn10_enable_per_frame_crtc_position_reset,
0049 .update_info_frame = dce110_update_info_frame,
0050 .send_immediate_sdp_message = dcn10_send_immediate_sdp_message,
0051 .enable_stream = dcn20_enable_stream,
0052 .disable_stream = dce110_disable_stream,
0053 .unblank_stream = dcn20_unblank_stream,
0054 .blank_stream = dce110_blank_stream,
0055 .enable_audio_stream = dce110_enable_audio_stream,
0056 .disable_audio_stream = dce110_disable_audio_stream,
0057 .disable_plane = dcn20_disable_plane,
0058 .pipe_control_lock = dcn20_pipe_control_lock,
0059 .interdependent_update_lock = dcn10_lock_all_pipes,
0060 .cursor_lock = dcn10_cursor_lock,
0061 .prepare_bandwidth = dcn20_prepare_bandwidth,
0062 .optimize_bandwidth = dcn20_optimize_bandwidth,
0063 .update_bandwidth = dcn20_update_bandwidth,
0064 .set_drr = dcn10_set_drr,
0065 .get_position = dcn10_get_position,
0066 .set_static_screen_control = dcn10_set_static_screen_control,
0067 .setup_stereo = dcn10_setup_stereo,
0068 .set_avmute = dce110_set_avmute,
0069 .log_hw_state = dcn10_log_hw_state,
0070 .get_hw_state = dcn10_get_hw_state,
0071 .clear_status_bits = dcn10_clear_status_bits,
0072 .wait_for_mpcc_disconnect = dcn10_wait_for_mpcc_disconnect,
0073 .edp_backlight_control = dce110_edp_backlight_control,
0074 .edp_power_control = dce110_edp_power_control,
0075 .edp_wait_for_hpd_ready = dce110_edp_wait_for_hpd_ready,
0076 .set_cursor_position = dcn10_set_cursor_position,
0077 .set_cursor_attribute = dcn10_set_cursor_attribute,
0078 .set_cursor_sdr_white_level = dcn10_set_cursor_sdr_white_level,
0079 .setup_periodic_interrupt = dcn10_setup_periodic_interrupt,
0080 .set_clock = dcn10_set_clock,
0081 .get_clock = dcn10_get_clock,
0082 .program_triplebuffer = dcn20_program_triple_buffer,
0083 .enable_writeback = dcn20_enable_writeback,
0084 .disable_writeback = dcn20_disable_writeback,
0085 .dmdata_status_done = dcn20_dmdata_status_done,
0086 .program_dmdata_engine = dcn20_program_dmdata_engine,
0087 .set_dmdata_attributes = dcn20_set_dmdata_attributes,
0088 .init_sys_ctx = dcn20_init_sys_ctx,
0089 .init_vm_ctx = dcn20_init_vm_ctx,
0090 .set_flip_control_gsl = dcn20_set_flip_control_gsl,
0091 .get_vupdate_offset_from_vsync = dcn10_get_vupdate_offset_from_vsync,
0092 .calc_vupdate_position = dcn10_calc_vupdate_position,
0093 .set_backlight_level = dce110_set_backlight_level,
0094 .set_abm_immediate_disable = dce110_set_abm_immediate_disable,
0095 .set_pipe = dce110_set_pipe,
0096 #ifndef TRIM_FSFT
0097 .optimize_timing_for_fsft = dcn20_optimize_timing_for_fsft,
0098 #endif
0099 .set_disp_pattern_generator = dcn20_set_disp_pattern_generator,
0100 .get_dcc_en_bits = dcn10_get_dcc_en_bits,
0101 .update_visual_confirm_color = dcn20_update_visual_confirm_color
0102 };
0103
0104 static const struct hwseq_private_funcs dcn20_private_funcs = {
0105 .init_pipes = dcn10_init_pipes,
0106 .update_plane_addr = dcn20_update_plane_addr,
0107 .plane_atomic_disconnect = dcn10_plane_atomic_disconnect,
0108 .update_mpcc = dcn20_update_mpcc,
0109 .set_input_transfer_func = dcn20_set_input_transfer_func,
0110 .set_output_transfer_func = dcn20_set_output_transfer_func,
0111 .power_down = dce110_power_down,
0112 .enable_display_power_gating = dcn10_dummy_display_power_gating,
0113 .blank_pixel_data = dcn20_blank_pixel_data,
0114 .reset_hw_ctx_wrap = dcn20_reset_hw_ctx_wrap,
0115 .enable_stream_timing = dcn20_enable_stream_timing,
0116 .edp_backlight_control = dce110_edp_backlight_control,
0117 .disable_stream_gating = dcn20_disable_stream_gating,
0118 .enable_stream_gating = dcn20_enable_stream_gating,
0119 .setup_vupdate_interrupt = dcn20_setup_vupdate_interrupt,
0120 .did_underflow_occur = dcn10_did_underflow_occur,
0121 .init_blank = dcn20_init_blank,
0122 .disable_vga = dcn20_disable_vga,
0123 .bios_golden_init = dcn10_bios_golden_init,
0124 .plane_atomic_disable = dcn20_plane_atomic_disable,
0125 .plane_atomic_power_down = dcn10_plane_atomic_power_down,
0126 .enable_power_gating_plane = dcn20_enable_power_gating_plane,
0127 .dpp_pg_control = dcn20_dpp_pg_control,
0128 .hubp_pg_control = dcn20_hubp_pg_control,
0129 .update_odm = dcn20_update_odm,
0130 .dsc_pg_control = dcn20_dsc_pg_control,
0131 .set_hdr_multiplier = dcn10_set_hdr_multiplier,
0132 .verify_allow_pstate_change_high = dcn10_verify_allow_pstate_change_high,
0133 .wait_for_blank_complete = dcn20_wait_for_blank_complete,
0134 .dccg_init = dcn20_dccg_init,
0135 .set_blend_lut = dcn20_set_blend_lut,
0136 .set_shaper_3dlut = dcn20_set_shaper_3dlut,
0137 };
0138
0139 void dcn20_hw_sequencer_construct(struct dc *dc)
0140 {
0141 dc->hwss = dcn20_funcs;
0142 dc->hwseq->funcs = dcn20_private_funcs;
0143
0144 if (IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) {
0145 dc->hwss.init_hw = dcn20_fpga_init_hw;
0146 dc->hwseq->funcs.init_pipes = NULL;
0147 }
0148 }