0001
0002
0003
0004
0005
0006
0007
0008
0009
0010
0011
0012
0013
0014
0015
0016
0017
0018
0019
0020
0021
0022
0023
0024
0025
0026 #ifndef DAL_DC_315_SMU_H_
0027 #define DAL_DC_315_SMU_H_
0028 #include "os_types.h"
0029
0030 #define PMFW_DRIVER_IF_VERSION 4
0031
0032 #define NUM_DCFCLK_DPM_LEVELS 4
0033 #define NUM_DISPCLK_DPM_LEVELS 4
0034 #define NUM_DPPCLK_DPM_LEVELS 4
0035 #define NUM_SOCCLK_DPM_LEVELS 4
0036 #define NUM_VCN_DPM_LEVELS 4
0037 #define NUM_SOC_VOLTAGE_LEVELS 4
0038 #define NUM_DF_PSTATE_LEVELS 4
0039
0040
0041 typedef struct {
0042 uint16_t MinClock;
0043 uint16_t MaxClock;
0044 uint16_t MinMclk;
0045 uint16_t MaxMclk;
0046 uint8_t WmSetting;
0047 uint8_t WmType;
0048 uint8_t Padding[2];
0049 } WatermarkRowGeneric_t;
0050
0051 #define NUM_WM_RANGES 4
0052 #define WM_PSTATE_CHG 0
0053 #define WM_RETRAINING 1
0054
0055 typedef enum {
0056 WM_SOCCLK = 0,
0057 WM_DCFCLK,
0058 WM_COUNT,
0059 } WM_CLOCK_e;
0060
0061 typedef struct {
0062 uint32_t FClk;
0063 uint32_t MemClk;
0064 uint32_t Voltage;
0065 } DfPstateTable_t;
0066
0067
0068
0069 typedef struct {
0070 uint32_t DcfClocks[NUM_DCFCLK_DPM_LEVELS];
0071 uint32_t DispClocks[NUM_DISPCLK_DPM_LEVELS];
0072 uint32_t DppClocks[NUM_DPPCLK_DPM_LEVELS];
0073 uint32_t SocClocks[NUM_SOCCLK_DPM_LEVELS];
0074 uint32_t VClocks[NUM_VCN_DPM_LEVELS];
0075 uint32_t DClocks[NUM_VCN_DPM_LEVELS];
0076 uint32_t SocVoltage[NUM_SOC_VOLTAGE_LEVELS];
0077 DfPstateTable_t DfPstateTable[NUM_DF_PSTATE_LEVELS];
0078 uint8_t NumDcfClkLevelsEnabled;
0079 uint8_t NumDispClkLevelsEnabled;
0080 uint8_t NumSocClkLevelsEnabled;
0081 uint8_t VcnClkLevelsEnabled;
0082 uint8_t NumDfPstatesEnabled;
0083 uint8_t spare[3];
0084 uint32_t MinGfxClk;
0085 uint32_t MaxGfxClk;
0086 } DpmClocks_315_t;
0087
0088 struct dcn315_watermarks {
0089
0090 WatermarkRowGeneric_t WatermarkRow[WM_COUNT][NUM_WM_RANGES];
0091 uint32_t MmHubPadding[7];
0092 };
0093
0094 struct dcn315_smu_dpm_clks {
0095 DpmClocks_315_t *dpm_clks;
0096 union large_integer mc_address;
0097 };
0098
0099 #define TABLE_WATERMARKS 1
0100 #define TABLE_DPMCLOCKS 4
0101
0102 struct display_idle_optimization {
0103 unsigned int df_request_disabled : 1;
0104 unsigned int phy_ref_clk_off : 1;
0105 unsigned int s0i2_rdy : 1;
0106 unsigned int reserved : 29;
0107 };
0108
0109 union display_idle_optimization_u {
0110 struct display_idle_optimization idle_info;
0111 uint32_t data;
0112 };
0113
0114 int dcn315_smu_get_smu_version(struct clk_mgr_internal *clk_mgr);
0115 int dcn315_smu_set_dispclk(struct clk_mgr_internal *clk_mgr, int requested_dispclk_khz);
0116 int dcn315_smu_set_hard_min_dcfclk(struct clk_mgr_internal *clk_mgr, int requested_dcfclk_khz);
0117 int dcn315_smu_set_min_deep_sleep_dcfclk(struct clk_mgr_internal *clk_mgr, int requested_min_ds_dcfclk_khz);
0118 int dcn315_smu_set_dppclk(struct clk_mgr_internal *clk_mgr, int requested_dpp_khz);
0119 void dcn315_smu_set_display_idle_optimization(struct clk_mgr_internal *clk_mgr, uint32_t idle_info);
0120 void dcn315_smu_enable_phy_refclk_pwrdwn(struct clk_mgr_internal *clk_mgr, bool enable);
0121 void dcn315_smu_set_dram_addr_high(struct clk_mgr_internal *clk_mgr, uint32_t addr_high);
0122 void dcn315_smu_set_dram_addr_low(struct clk_mgr_internal *clk_mgr, uint32_t addr_low);
0123 void dcn315_smu_transfer_dpm_table_smu_2_dram(struct clk_mgr_internal *clk_mgr);
0124 void dcn315_smu_transfer_wm_table_dram_2_smu(struct clk_mgr_internal *clk_mgr);
0125 void dcn315_smu_request_voltage_via_phyclk(struct clk_mgr_internal *clk_mgr, int requested_phyclk_khz);
0126 void dcn315_smu_enable_pme_wa(struct clk_mgr_internal *clk_mgr);
0127 int dcn315_smu_get_dpref_clk(struct clk_mgr_internal *clk_mgr);
0128 int dcn315_smu_get_dtbclk(struct clk_mgr_internal *clk_mgr);
0129 void dcn315_smu_set_dtbclk(struct clk_mgr_internal *clk_mgr, bool enable);
0130 #endif