Back to home page

OSCL-LXR

 
 

    


0001 /*
0002  * Copyright 2019 Advanced Micro Devices, Inc.
0003  *
0004  * Permission is hereby granted, free of charge, to any person obtaining a
0005  * copy of this software and associated documentation files (the "Software"),
0006  * to deal in the Software without restriction, including without limitation
0007  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
0008  * and/or sell copies of the Software, and to permit persons to whom the
0009  * Software is furnished to do so, subject to the following conditions:
0010  *
0011  * The above copyright notice and this permission notice shall be included in
0012  * all copies or substantial portions of the Software.
0013  *
0014  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
0015  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
0016  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
0017  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
0018  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
0019  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
0020  * OTHER DEALINGS IN THE SOFTWARE.
0021  *
0022  */
0023 
0024 #ifndef NVD_H
0025 #define NVD_H
0026 
0027 /**
0028  * Navi's PM4 definitions
0029  */
0030 #define PACKET_TYPE0    0
0031 #define PACKET_TYPE1    1
0032 #define PACKET_TYPE2    2
0033 #define PACKET_TYPE3    3
0034 
0035 #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
0036 #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
0037 #define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF)
0038 #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
0039 #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) |             \
0040              ((reg) & 0xFFFF) |         \
0041              ((n) & 0x3FFF) << 16)
0042 #define CP_PACKET2          0x80000000
0043 #define     PACKET2_PAD_SHIFT       0
0044 #define     PACKET2_PAD_MASK        (0x3fffffff << 0)
0045 
0046 #define PACKET2(v)  (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
0047 
0048 #define PACKET3(op, n)  ((PACKET_TYPE3 << 30) |             \
0049              (((op) & 0xFF) << 8) |             \
0050              ((n) & 0x3FFF) << 16)
0051 
0052 #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
0053 
0054 /* Packet 3 types */
0055 #define PACKET3_NOP                 0x10
0056 #define PACKET3_SET_BASE                0x11
0057 #define     PACKET3_BASE_INDEX(x)                  ((x) << 0)
0058 #define         CE_PARTITION_BASE       3
0059 #define PACKET3_CLEAR_STATE             0x12
0060 #define PACKET3_INDEX_BUFFER_SIZE           0x13
0061 #define PACKET3_DISPATCH_DIRECT             0x15
0062 #define PACKET3_DISPATCH_INDIRECT           0x16
0063 #define PACKET3_INDIRECT_BUFFER_END         0x17
0064 #define PACKET3_INDIRECT_BUFFER_CNST_END        0x19
0065 #define PACKET3_ATOMIC_GDS              0x1D
0066 #define PACKET3_ATOMIC_MEM              0x1E
0067 #define PACKET3_OCCLUSION_QUERY             0x1F
0068 #define PACKET3_SET_PREDICATION             0x20
0069 #define PACKET3_REG_RMW                 0x21
0070 #define PACKET3_COND_EXEC               0x22
0071 #define PACKET3_PRED_EXEC               0x23
0072 #define PACKET3_DRAW_INDIRECT               0x24
0073 #define PACKET3_DRAW_INDEX_INDIRECT         0x25
0074 #define PACKET3_INDEX_BASE              0x26
0075 #define PACKET3_DRAW_INDEX_2                0x27
0076 #define PACKET3_CONTEXT_CONTROL             0x28
0077 #define PACKET3_INDEX_TYPE              0x2A
0078 #define PACKET3_DRAW_INDIRECT_MULTI         0x2C
0079 #define PACKET3_DRAW_INDEX_AUTO             0x2D
0080 #define PACKET3_NUM_INSTANCES               0x2F
0081 #define PACKET3_DRAW_INDEX_MULTI_AUTO           0x30
0082 #define PACKET3_INDIRECT_BUFFER_PRIV            0x32
0083 #define PACKET3_INDIRECT_BUFFER_CNST            0x33
0084 #define PACKET3_COND_INDIRECT_BUFFER_CNST       0x33
0085 #define PACKET3_STRMOUT_BUFFER_UPDATE           0x34
0086 #define PACKET3_DRAW_INDEX_OFFSET_2         0x35
0087 #define PACKET3_DRAW_PREAMBLE               0x36
0088 #define PACKET3_WRITE_DATA              0x37
0089 #define     WRITE_DATA_DST_SEL(x)                   ((x) << 8)
0090         /* 0 - register
0091          * 1 - memory (sync - via GRBM)
0092          * 2 - gl2
0093          * 3 - gds
0094          * 4 - reserved
0095          * 5 - memory (async - direct)
0096          */
0097 #define     WR_ONE_ADDR                             (1 << 16)
0098 #define     WR_CONFIRM                              (1 << 20)
0099 #define     WRITE_DATA_CACHE_POLICY(x)              ((x) << 25)
0100         /* 0 - LRU
0101          * 1 - Stream
0102          */
0103 #define     WRITE_DATA_ENGINE_SEL(x)                ((x) << 30)
0104         /* 0 - me
0105          * 1 - pfp
0106          * 2 - ce
0107          */
0108 #define PACKET3_DRAW_INDEX_INDIRECT_MULTI       0x38
0109 #define PACKET3_MEM_SEMAPHORE               0x39
0110 #              define PACKET3_SEM_USE_MAILBOX       (0x1 << 16)
0111 #              define PACKET3_SEM_SEL_SIGNAL_TYPE   (0x1 << 20) /* 0 = increment, 1 = write 1 */
0112 #              define PACKET3_SEM_SEL_SIGNAL        (0x6 << 29)
0113 #              define PACKET3_SEM_SEL_WAIT      (0x7 << 29)
0114 #define PACKET3_DRAW_INDEX_MULTI_INST           0x3A
0115 #define PACKET3_COPY_DW                 0x3B
0116 #define PACKET3_WAIT_REG_MEM                0x3C
0117 #define     WAIT_REG_MEM_FUNCTION(x)                ((x) << 0)
0118         /* 0 - always
0119          * 1 - <
0120          * 2 - <=
0121          * 3 - ==
0122          * 4 - !=
0123          * 5 - >=
0124          * 6 - >
0125          */
0126 #define     WAIT_REG_MEM_MEM_SPACE(x)               ((x) << 4)
0127         /* 0 - reg
0128          * 1 - mem
0129          */
0130 #define     WAIT_REG_MEM_OPERATION(x)               ((x) << 6)
0131         /* 0 - wait_reg_mem
0132          * 1 - wr_wait_wr_reg
0133          */
0134 #define     WAIT_REG_MEM_ENGINE(x)                  ((x) << 8)
0135         /* 0 - me
0136          * 1 - pfp
0137          */
0138 #define PACKET3_INDIRECT_BUFFER             0x3F
0139 #define     INDIRECT_BUFFER_VALID                   (1 << 23)
0140 #define     INDIRECT_BUFFER_CACHE_POLICY(x)         ((x) << 28)
0141         /* 0 - LRU
0142          * 1 - Stream
0143          * 2 - Bypass
0144          */
0145 #define     INDIRECT_BUFFER_PRE_ENB(x)      ((x) << 21)
0146 #define     INDIRECT_BUFFER_PRE_RESUME(x)           ((x) << 30)
0147 #define PACKET3_COND_INDIRECT_BUFFER            0x3F
0148 #define PACKET3_COPY_DATA               0x40
0149 #define PACKET3_CP_DMA                  0x41
0150 #define PACKET3_PFP_SYNC_ME             0x42
0151 #define PACKET3_SURFACE_SYNC                0x43
0152 #define PACKET3_ME_INITIALIZE               0x44
0153 #define PACKET3_COND_WRITE              0x45
0154 #define PACKET3_EVENT_WRITE             0x46
0155 #define     EVENT_TYPE(x)                           ((x) << 0)
0156 #define     EVENT_INDEX(x)                          ((x) << 8)
0157         /* 0 - any non-TS event
0158          * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
0159          * 2 - SAMPLE_PIPELINESTAT
0160          * 3 - SAMPLE_STREAMOUTSTAT*
0161          * 4 - *S_PARTIAL_FLUSH
0162          */
0163 #define PACKET3_EVENT_WRITE_EOP             0x47
0164 #define PACKET3_EVENT_WRITE_EOS             0x48
0165 #define PACKET3_RELEASE_MEM             0x49
0166 #define     PACKET3_RELEASE_MEM_EVENT_TYPE(x)   ((x) << 0)
0167 #define     PACKET3_RELEASE_MEM_EVENT_INDEX(x)  ((x) << 8)
0168 #define     PACKET3_RELEASE_MEM_GCR_GLM_WB      (1 << 12)
0169 #define     PACKET3_RELEASE_MEM_GCR_GLM_INV     (1 << 13)
0170 #define     PACKET3_RELEASE_MEM_GCR_GLV_INV     (1 << 14)
0171 #define     PACKET3_RELEASE_MEM_GCR_GL1_INV     (1 << 15)
0172 #define     PACKET3_RELEASE_MEM_GCR_GL2_US      (1 << 16)
0173 #define     PACKET3_RELEASE_MEM_GCR_GL2_RANGE   (1 << 17)
0174 #define     PACKET3_RELEASE_MEM_GCR_GL2_DISCARD (1 << 19)
0175 #define     PACKET3_RELEASE_MEM_GCR_GL2_INV     (1 << 20)
0176 #define     PACKET3_RELEASE_MEM_GCR_GL2_WB      (1 << 21)
0177 #define     PACKET3_RELEASE_MEM_GCR_SEQ     (1 << 22)
0178 #define     PACKET3_RELEASE_MEM_CACHE_POLICY(x) ((x) << 25)
0179         /* 0 - cache_policy__me_release_mem__lru
0180          * 1 - cache_policy__me_release_mem__stream
0181          * 2 - cache_policy__me_release_mem__noa
0182          * 3 - cache_policy__me_release_mem__bypass
0183          */
0184 #define     PACKET3_RELEASE_MEM_EXECUTE     (1 << 28)
0185 
0186 #define     PACKET3_RELEASE_MEM_DATA_SEL(x)     ((x) << 29)
0187         /* 0 - discard
0188          * 1 - send low 32bit data
0189          * 2 - send 64bit data
0190          * 3 - send 64bit GPU counter value
0191          * 4 - send 64bit sys counter value
0192          */
0193 #define     PACKET3_RELEASE_MEM_INT_SEL(x)      ((x) << 24)
0194         /* 0 - none
0195          * 1 - interrupt only (DATA_SEL = 0)
0196          * 2 - interrupt when data write is confirmed
0197          */
0198 #define     PACKET3_RELEASE_MEM_DST_SEL(x)      ((x) << 16)
0199         /* 0 - MC
0200          * 1 - TC/L2
0201          */
0202 
0203 
0204 
0205 #define PACKET3_PREAMBLE_CNTL               0x4A
0206 #              define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE     (2 << 28)
0207 #              define PACKET3_PREAMBLE_END_CLEAR_STATE       (3 << 28)
0208 #define PACKET3_DMA_DATA                0x50
0209 /* 1. header
0210  * 2. CONTROL
0211  * 3. SRC_ADDR_LO or DATA [31:0]
0212  * 4. SRC_ADDR_HI [31:0]
0213  * 5. DST_ADDR_LO [31:0]
0214  * 6. DST_ADDR_HI [7:0]
0215  * 7. COMMAND [31:26] | BYTE_COUNT [25:0]
0216  */
0217 /* CONTROL */
0218 #              define PACKET3_DMA_DATA_ENGINE(x)     ((x) << 0)
0219         /* 0 - ME
0220          * 1 - PFP
0221          */
0222 #              define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13)
0223         /* 0 - LRU
0224          * 1 - Stream
0225          */
0226 #              define PACKET3_DMA_DATA_DST_SEL(x)  ((x) << 20)
0227         /* 0 - DST_ADDR using DAS
0228          * 1 - GDS
0229          * 3 - DST_ADDR using L2
0230          */
0231 #              define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25)
0232         /* 0 - LRU
0233          * 1 - Stream
0234          */
0235 #              define PACKET3_DMA_DATA_SRC_SEL(x)  ((x) << 29)
0236         /* 0 - SRC_ADDR using SAS
0237          * 1 - GDS
0238          * 2 - DATA
0239          * 3 - SRC_ADDR using L2
0240          */
0241 #              define PACKET3_DMA_DATA_CP_SYNC     (1 << 31)
0242 /* COMMAND */
0243 #              define PACKET3_DMA_DATA_CMD_SAS     (1 << 26)
0244         /* 0 - memory
0245          * 1 - register
0246          */
0247 #              define PACKET3_DMA_DATA_CMD_DAS     (1 << 27)
0248         /* 0 - memory
0249          * 1 - register
0250          */
0251 #              define PACKET3_DMA_DATA_CMD_SAIC    (1 << 28)
0252 #              define PACKET3_DMA_DATA_CMD_DAIC    (1 << 29)
0253 #              define PACKET3_DMA_DATA_CMD_RAW_WAIT  (1 << 30)
0254 #define PACKET3_CONTEXT_REG_RMW             0x51
0255 #define PACKET3_GFX_CNTX_UPDATE             0x52
0256 #define PACKET3_BLK_CNTX_UPDATE             0x53
0257 #define PACKET3_INCR_UPDT_STATE             0x55
0258 #define PACKET3_ACQUIRE_MEM             0x58
0259 /* 1.  HEADER
0260  * 2.  COHER_CNTL [30:0]
0261  * 2.1 ENGINE_SEL [31:31]
0262  * 2.  COHER_SIZE [31:0]
0263  * 3.  COHER_SIZE_HI [7:0]
0264  * 4.  COHER_BASE_LO [31:0]
0265  * 5.  COHER_BASE_HI [23:0]
0266  * 7.  POLL_INTERVAL [15:0]
0267  * 8.  GCR_CNTL [18:0]
0268  */
0269 #define     PACKET3_ACQUIRE_MEM_GCR_CNTL_GLI_INV(x) ((x) << 0)
0270         /*
0271          * 0:NOP
0272          * 1:ALL
0273          * 2:RANGE
0274          * 3:FIRST_LAST
0275          */
0276 #define     PACKET3_ACQUIRE_MEM_GCR_CNTL_GL1_RANGE(x) ((x) << 2)
0277         /*
0278          * 0:ALL
0279          * 1:reserved
0280          * 2:RANGE
0281          * 3:FIRST_LAST
0282          */
0283 #define     PACKET3_ACQUIRE_MEM_GCR_CNTL_GLM_WB(x) ((x) << 4)
0284 #define     PACKET3_ACQUIRE_MEM_GCR_CNTL_GLM_INV(x) ((x) << 5)
0285 #define     PACKET3_ACQUIRE_MEM_GCR_CNTL_GLK_WB(x) ((x) << 6)
0286 #define     PACKET3_ACQUIRE_MEM_GCR_CNTL_GLK_INV(x) ((x) << 7)
0287 #define     PACKET3_ACQUIRE_MEM_GCR_CNTL_GLV_INV(x) ((x) << 8)
0288 #define     PACKET3_ACQUIRE_MEM_GCR_CNTL_GL1_INV(x) ((x) << 9)
0289 #define     PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_US(x) ((x) << 10)
0290 #define     PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_RANGE(x) ((x) << 11)
0291         /*
0292          * 0:ALL
0293          * 1:VOL
0294          * 2:RANGE
0295          * 3:FIRST_LAST
0296          */
0297 #define     PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_DISCARD(x)  ((x) << 13)
0298 #define     PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_INV(x) ((x) << 14)
0299 #define     PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_WB(x) ((x) << 15)
0300 #define     PACKET3_ACQUIRE_MEM_GCR_CNTL_SEQ(x) ((x) << 16)
0301         /*
0302          * 0: PARALLEL
0303          * 1: FORWARD
0304          * 2: REVERSE
0305          */
0306 #define     PACKET3_ACQUIRE_MEM_GCR_RANGE_IS_PA  (1 << 18)
0307 #define PACKET3_REWIND                  0x59
0308 #define PACKET3_INTERRUPT               0x5A
0309 #define PACKET3_GEN_PDEPTE              0x5B
0310 #define PACKET3_INDIRECT_BUFFER_PASID           0x5C
0311 #define PACKET3_PRIME_UTCL2             0x5D
0312 #define PACKET3_LOAD_UCONFIG_REG            0x5E
0313 #define PACKET3_LOAD_SH_REG             0x5F
0314 #define PACKET3_LOAD_CONFIG_REG             0x60
0315 #define PACKET3_LOAD_CONTEXT_REG            0x61
0316 #define PACKET3_LOAD_COMPUTE_STATE          0x62
0317 #define PACKET3_LOAD_SH_REG_INDEX           0x63
0318 #define PACKET3_SET_CONFIG_REG              0x68
0319 #define     PACKET3_SET_CONFIG_REG_START            0x00002000
0320 #define     PACKET3_SET_CONFIG_REG_END          0x00002c00
0321 #define PACKET3_SET_CONTEXT_REG             0x69
0322 #define     PACKET3_SET_CONTEXT_REG_START           0x0000a000
0323 #define     PACKET3_SET_CONTEXT_REG_END         0x0000a400
0324 #define PACKET3_SET_CONTEXT_REG_INDEX           0x6A
0325 #define PACKET3_SET_VGPR_REG_DI_MULTI           0x71
0326 #define PACKET3_SET_SH_REG_DI               0x72
0327 #define PACKET3_SET_CONTEXT_REG_INDIRECT        0x73
0328 #define PACKET3_SET_SH_REG_DI_MULTI         0x74
0329 #define PACKET3_GFX_PIPE_LOCK               0x75
0330 #define PACKET3_SET_SH_REG              0x76
0331 #define     PACKET3_SET_SH_REG_START            0x00002c00
0332 #define     PACKET3_SET_SH_REG_END              0x00003000
0333 #define PACKET3_SET_SH_REG_OFFSET           0x77
0334 #define PACKET3_SET_QUEUE_REG               0x78
0335 #define PACKET3_SET_UCONFIG_REG             0x79
0336 #define     PACKET3_SET_UCONFIG_REG_START           0x0000c000
0337 #define     PACKET3_SET_UCONFIG_REG_END         0x0000c400
0338 #define PACKET3_SET_UCONFIG_REG_INDEX           0x7A
0339 #define PACKET3_FORWARD_HEADER              0x7C
0340 #define PACKET3_SCRATCH_RAM_WRITE           0x7D
0341 #define PACKET3_SCRATCH_RAM_READ            0x7E
0342 #define PACKET3_LOAD_CONST_RAM              0x80
0343 #define PACKET3_WRITE_CONST_RAM             0x81
0344 #define PACKET3_DUMP_CONST_RAM              0x83
0345 #define PACKET3_INCREMENT_CE_COUNTER            0x84
0346 #define PACKET3_INCREMENT_DE_COUNTER            0x85
0347 #define PACKET3_WAIT_ON_CE_COUNTER          0x86
0348 #define PACKET3_WAIT_ON_DE_COUNTER_DIFF         0x88
0349 #define PACKET3_SWITCH_BUFFER               0x8B
0350 #define PACKET3_DISPATCH_DRAW_PREAMBLE          0x8C
0351 #define PACKET3_DISPATCH_DRAW_PREAMBLE_ACE      0x8C
0352 #define PACKET3_DISPATCH_DRAW               0x8D
0353 #define PACKET3_DISPATCH_DRAW_ACE           0x8D
0354 #define PACKET3_GET_LOD_STATS               0x8E
0355 #define PACKET3_DRAW_MULTI_PREAMBLE         0x8F
0356 #define PACKET3_FRAME_CONTROL               0x90
0357 #           define FRAME_TMZ    (1 << 0)
0358 #           define FRAME_CMD(x) ((x) << 28)
0359             /*
0360              * x=0: tmz_begin
0361              * x=1: tmz_end
0362              */
0363 #define PACKET3_INDEX_ATTRIBUTES_INDIRECT       0x91
0364 #define PACKET3_WAIT_REG_MEM64              0x93
0365 #define PACKET3_COND_PREEMPT                0x94
0366 #define PACKET3_HDP_FLUSH               0x95
0367 #define PACKET3_COPY_DATA_RB                0x96
0368 #define PACKET3_INVALIDATE_TLBS             0x98
0369 #              define PACKET3_INVALIDATE_TLBS_DST_SEL(x)     ((x) << 0)
0370 #              define PACKET3_INVALIDATE_TLBS_ALL_HUB(x)     ((x) << 4)
0371 #              define PACKET3_INVALIDATE_TLBS_PASID(x)       ((x) << 5)
0372 #define PACKET3_AQL_PACKET              0x99
0373 #define PACKET3_DMA_DATA_FILL_MULTI         0x9A
0374 #define PACKET3_SET_SH_REG_INDEX            0x9B
0375 #define PACKET3_DRAW_INDIRECT_COUNT_MULTI       0x9C
0376 #define PACKET3_DRAW_INDEX_INDIRECT_COUNT_MULTI     0x9D
0377 #define PACKET3_DUMP_CONST_RAM_OFFSET           0x9E
0378 #define PACKET3_LOAD_CONTEXT_REG_INDEX          0x9F
0379 #define PACKET3_SET_RESOURCES               0xA0
0380 /* 1. header
0381  * 2. CONTROL
0382  * 3. QUEUE_MASK_LO [31:0]
0383  * 4. QUEUE_MASK_HI [31:0]
0384  * 5. GWS_MASK_LO [31:0]
0385  * 6. GWS_MASK_HI [31:0]
0386  * 7. OAC_MASK [15:0]
0387  * 8. GDS_HEAP_SIZE [16:11] | GDS_HEAP_BASE [5:0]
0388  */
0389 #              define PACKET3_SET_RESOURCES_VMID_MASK(x)     ((x) << 0)
0390 #              define PACKET3_SET_RESOURCES_UNMAP_LATENTY(x) ((x) << 16)
0391 #              define PACKET3_SET_RESOURCES_QUEUE_TYPE(x)    ((x) << 29)
0392 #define PACKET3_MAP_PROCESS             0xA1
0393 #define PACKET3_MAP_QUEUES              0xA2
0394 /* 1. header
0395  * 2. CONTROL
0396  * 3. CONTROL2
0397  * 4. MQD_ADDR_LO [31:0]
0398  * 5. MQD_ADDR_HI [31:0]
0399  * 6. WPTR_ADDR_LO [31:0]
0400  * 7. WPTR_ADDR_HI [31:0]
0401  */
0402 /* CONTROL */
0403 #              define PACKET3_MAP_QUEUES_QUEUE_SEL(x)       ((x) << 4)
0404 #              define PACKET3_MAP_QUEUES_VMID(x)            ((x) << 8)
0405 #              define PACKET3_MAP_QUEUES_QUEUE(x)           ((x) << 13)
0406 #              define PACKET3_MAP_QUEUES_PIPE(x)            ((x) << 16)
0407 #              define PACKET3_MAP_QUEUES_ME(x)              ((x) << 18)
0408 #              define PACKET3_MAP_QUEUES_QUEUE_TYPE(x)      ((x) << 21)
0409 #              define PACKET3_MAP_QUEUES_ALLOC_FORMAT(x)    ((x) << 24)
0410 #              define PACKET3_MAP_QUEUES_ENGINE_SEL(x)      ((x) << 26)
0411 #              define PACKET3_MAP_QUEUES_NUM_QUEUES(x)      ((x) << 29)
0412 /* CONTROL2 */
0413 #              define PACKET3_MAP_QUEUES_CHECK_DISABLE(x)   ((x) << 1)
0414 #              define PACKET3_MAP_QUEUES_DOORBELL_OFFSET(x) ((x) << 2)
0415 #define PACKET3_UNMAP_QUEUES                0xA3
0416 /* 1. header
0417  * 2. CONTROL
0418  * 3. CONTROL2
0419  * 4. CONTROL3
0420  * 5. CONTROL4
0421  * 6. CONTROL5
0422  */
0423 /* CONTROL */
0424 #              define PACKET3_UNMAP_QUEUES_ACTION(x)           ((x) << 0)
0425         /* 0 - PREEMPT_QUEUES
0426          * 1 - RESET_QUEUES
0427          * 2 - DISABLE_PROCESS_QUEUES
0428          * 3 - PREEMPT_QUEUES_NO_UNMAP
0429          */
0430 #              define PACKET3_UNMAP_QUEUES_QUEUE_SEL(x)        ((x) << 4)
0431 #              define PACKET3_UNMAP_QUEUES_ENGINE_SEL(x)       ((x) << 26)
0432 #              define PACKET3_UNMAP_QUEUES_NUM_QUEUES(x)       ((x) << 29)
0433 /* CONTROL2a */
0434 #              define PACKET3_UNMAP_QUEUES_PASID(x)            ((x) << 0)
0435 /* CONTROL2b */
0436 #              define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(x) ((x) << 2)
0437 /* CONTROL3a */
0438 #              define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET1(x) ((x) << 2)
0439 /* CONTROL3b */
0440 #              define PACKET3_UNMAP_QUEUES_RB_WPTR(x)          ((x) << 0)
0441 /* CONTROL4 */
0442 #              define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET2(x) ((x) << 2)
0443 /* CONTROL5 */
0444 #              define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET3(x) ((x) << 2)
0445 #define PACKET3_QUERY_STATUS                0xA4
0446 /* 1. header
0447  * 2. CONTROL
0448  * 3. CONTROL2
0449  * 4. ADDR_LO [31:0]
0450  * 5. ADDR_HI [31:0]
0451  * 6. DATA_LO [31:0]
0452  * 7. DATA_HI [31:0]
0453  */
0454 /* CONTROL */
0455 #              define PACKET3_QUERY_STATUS_CONTEXT_ID(x)       ((x) << 0)
0456 #              define PACKET3_QUERY_STATUS_INTERRUPT_SEL(x)    ((x) << 28)
0457 #              define PACKET3_QUERY_STATUS_COMMAND(x)          ((x) << 30)
0458 /* CONTROL2a */
0459 #              define PACKET3_QUERY_STATUS_PASID(x)            ((x) << 0)
0460 /* CONTROL2b */
0461 #              define PACKET3_QUERY_STATUS_DOORBELL_OFFSET(x)  ((x) << 2)
0462 #              define PACKET3_QUERY_STATUS_ENG_SEL(x)          ((x) << 25)
0463 #define PACKET3_RUN_LIST                0xA5
0464 #define PACKET3_MAP_PROCESS_VM              0xA6
0465 
0466 
0467 #endif