0001
0002
0003
0004
0005
0006
0007
0008
0009
0010
0011
0012
0013
0014
0015
0016
0017
0018
0019
0020
0021
0022
0023
0024 #ifndef NVD_H
0025 #define NVD_H
0026
0027
0028
0029
0030 #define PACKET_TYPE0 0
0031 #define PACKET_TYPE1 1
0032 #define PACKET_TYPE2 2
0033 #define PACKET_TYPE3 3
0034
0035 #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
0036 #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
0037 #define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF)
0038 #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
0039 #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
0040 ((reg) & 0xFFFF) | \
0041 ((n) & 0x3FFF) << 16)
0042 #define CP_PACKET2 0x80000000
0043 #define PACKET2_PAD_SHIFT 0
0044 #define PACKET2_PAD_MASK (0x3fffffff << 0)
0045
0046 #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
0047
0048 #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
0049 (((op) & 0xFF) << 8) | \
0050 ((n) & 0x3FFF) << 16)
0051
0052 #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
0053
0054
0055 #define PACKET3_NOP 0x10
0056 #define PACKET3_SET_BASE 0x11
0057 #define PACKET3_BASE_INDEX(x) ((x) << 0)
0058 #define CE_PARTITION_BASE 3
0059 #define PACKET3_CLEAR_STATE 0x12
0060 #define PACKET3_INDEX_BUFFER_SIZE 0x13
0061 #define PACKET3_DISPATCH_DIRECT 0x15
0062 #define PACKET3_DISPATCH_INDIRECT 0x16
0063 #define PACKET3_INDIRECT_BUFFER_END 0x17
0064 #define PACKET3_INDIRECT_BUFFER_CNST_END 0x19
0065 #define PACKET3_ATOMIC_GDS 0x1D
0066 #define PACKET3_ATOMIC_MEM 0x1E
0067 #define PACKET3_OCCLUSION_QUERY 0x1F
0068 #define PACKET3_SET_PREDICATION 0x20
0069 #define PACKET3_REG_RMW 0x21
0070 #define PACKET3_COND_EXEC 0x22
0071 #define PACKET3_PRED_EXEC 0x23
0072 #define PACKET3_DRAW_INDIRECT 0x24
0073 #define PACKET3_DRAW_INDEX_INDIRECT 0x25
0074 #define PACKET3_INDEX_BASE 0x26
0075 #define PACKET3_DRAW_INDEX_2 0x27
0076 #define PACKET3_CONTEXT_CONTROL 0x28
0077 #define PACKET3_INDEX_TYPE 0x2A
0078 #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
0079 #define PACKET3_DRAW_INDEX_AUTO 0x2D
0080 #define PACKET3_NUM_INSTANCES 0x2F
0081 #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
0082 #define PACKET3_INDIRECT_BUFFER_PRIV 0x32
0083 #define PACKET3_INDIRECT_BUFFER_CNST 0x33
0084 #define PACKET3_COND_INDIRECT_BUFFER_CNST 0x33
0085 #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
0086 #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
0087 #define PACKET3_DRAW_PREAMBLE 0x36
0088 #define PACKET3_WRITE_DATA 0x37
0089 #define WRITE_DATA_DST_SEL(x) ((x) << 8)
0090
0091
0092
0093
0094
0095
0096
0097 #define WR_ONE_ADDR (1 << 16)
0098 #define WR_CONFIRM (1 << 20)
0099 #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
0100
0101
0102
0103 #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
0104
0105
0106
0107
0108 #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
0109 #define PACKET3_MEM_SEMAPHORE 0x39
0110 # define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
0111 # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20)
0112 # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
0113 # define PACKET3_SEM_SEL_WAIT (0x7 << 29)
0114 #define PACKET3_DRAW_INDEX_MULTI_INST 0x3A
0115 #define PACKET3_COPY_DW 0x3B
0116 #define PACKET3_WAIT_REG_MEM 0x3C
0117 #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
0118
0119
0120
0121
0122
0123
0124
0125
0126 #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
0127
0128
0129
0130 #define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
0131
0132
0133
0134 #define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
0135
0136
0137
0138 #define PACKET3_INDIRECT_BUFFER 0x3F
0139 #define INDIRECT_BUFFER_VALID (1 << 23)
0140 #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
0141
0142
0143
0144
0145 #define INDIRECT_BUFFER_PRE_ENB(x) ((x) << 21)
0146 #define INDIRECT_BUFFER_PRE_RESUME(x) ((x) << 30)
0147 #define PACKET3_COND_INDIRECT_BUFFER 0x3F
0148 #define PACKET3_COPY_DATA 0x40
0149 #define PACKET3_CP_DMA 0x41
0150 #define PACKET3_PFP_SYNC_ME 0x42
0151 #define PACKET3_SURFACE_SYNC 0x43
0152 #define PACKET3_ME_INITIALIZE 0x44
0153 #define PACKET3_COND_WRITE 0x45
0154 #define PACKET3_EVENT_WRITE 0x46
0155 #define EVENT_TYPE(x) ((x) << 0)
0156 #define EVENT_INDEX(x) ((x) << 8)
0157
0158
0159
0160
0161
0162
0163 #define PACKET3_EVENT_WRITE_EOP 0x47
0164 #define PACKET3_EVENT_WRITE_EOS 0x48
0165 #define PACKET3_RELEASE_MEM 0x49
0166 #define PACKET3_RELEASE_MEM_EVENT_TYPE(x) ((x) << 0)
0167 #define PACKET3_RELEASE_MEM_EVENT_INDEX(x) ((x) << 8)
0168 #define PACKET3_RELEASE_MEM_GCR_GLM_WB (1 << 12)
0169 #define PACKET3_RELEASE_MEM_GCR_GLM_INV (1 << 13)
0170 #define PACKET3_RELEASE_MEM_GCR_GLV_INV (1 << 14)
0171 #define PACKET3_RELEASE_MEM_GCR_GL1_INV (1 << 15)
0172 #define PACKET3_RELEASE_MEM_GCR_GL2_US (1 << 16)
0173 #define PACKET3_RELEASE_MEM_GCR_GL2_RANGE (1 << 17)
0174 #define PACKET3_RELEASE_MEM_GCR_GL2_DISCARD (1 << 19)
0175 #define PACKET3_RELEASE_MEM_GCR_GL2_INV (1 << 20)
0176 #define PACKET3_RELEASE_MEM_GCR_GL2_WB (1 << 21)
0177 #define PACKET3_RELEASE_MEM_GCR_SEQ (1 << 22)
0178 #define PACKET3_RELEASE_MEM_CACHE_POLICY(x) ((x) << 25)
0179
0180
0181
0182
0183
0184 #define PACKET3_RELEASE_MEM_EXECUTE (1 << 28)
0185
0186 #define PACKET3_RELEASE_MEM_DATA_SEL(x) ((x) << 29)
0187
0188
0189
0190
0191
0192
0193 #define PACKET3_RELEASE_MEM_INT_SEL(x) ((x) << 24)
0194
0195
0196
0197
0198 #define PACKET3_RELEASE_MEM_DST_SEL(x) ((x) << 16)
0199
0200
0201
0202
0203
0204
0205 #define PACKET3_PREAMBLE_CNTL 0x4A
0206 # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
0207 # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
0208 #define PACKET3_DMA_DATA 0x50
0209
0210
0211
0212
0213
0214
0215
0216
0217
0218 # define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0)
0219
0220
0221
0222 # define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13)
0223
0224
0225
0226 # define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20)
0227
0228
0229
0230
0231 # define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25)
0232
0233
0234
0235 # define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29)
0236
0237
0238
0239
0240
0241 # define PACKET3_DMA_DATA_CP_SYNC (1 << 31)
0242
0243 # define PACKET3_DMA_DATA_CMD_SAS (1 << 26)
0244
0245
0246
0247 # define PACKET3_DMA_DATA_CMD_DAS (1 << 27)
0248
0249
0250
0251 # define PACKET3_DMA_DATA_CMD_SAIC (1 << 28)
0252 # define PACKET3_DMA_DATA_CMD_DAIC (1 << 29)
0253 # define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30)
0254 #define PACKET3_CONTEXT_REG_RMW 0x51
0255 #define PACKET3_GFX_CNTX_UPDATE 0x52
0256 #define PACKET3_BLK_CNTX_UPDATE 0x53
0257 #define PACKET3_INCR_UPDT_STATE 0x55
0258 #define PACKET3_ACQUIRE_MEM 0x58
0259
0260
0261
0262
0263
0264
0265
0266
0267
0268
0269 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLI_INV(x) ((x) << 0)
0270
0271
0272
0273
0274
0275
0276 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL1_RANGE(x) ((x) << 2)
0277
0278
0279
0280
0281
0282
0283 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLM_WB(x) ((x) << 4)
0284 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLM_INV(x) ((x) << 5)
0285 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLK_WB(x) ((x) << 6)
0286 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLK_INV(x) ((x) << 7)
0287 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLV_INV(x) ((x) << 8)
0288 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL1_INV(x) ((x) << 9)
0289 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_US(x) ((x) << 10)
0290 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_RANGE(x) ((x) << 11)
0291
0292
0293
0294
0295
0296
0297 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_DISCARD(x) ((x) << 13)
0298 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_INV(x) ((x) << 14)
0299 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_WB(x) ((x) << 15)
0300 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_SEQ(x) ((x) << 16)
0301
0302
0303
0304
0305
0306 #define PACKET3_ACQUIRE_MEM_GCR_RANGE_IS_PA (1 << 18)
0307 #define PACKET3_REWIND 0x59
0308 #define PACKET3_INTERRUPT 0x5A
0309 #define PACKET3_GEN_PDEPTE 0x5B
0310 #define PACKET3_INDIRECT_BUFFER_PASID 0x5C
0311 #define PACKET3_PRIME_UTCL2 0x5D
0312 #define PACKET3_LOAD_UCONFIG_REG 0x5E
0313 #define PACKET3_LOAD_SH_REG 0x5F
0314 #define PACKET3_LOAD_CONFIG_REG 0x60
0315 #define PACKET3_LOAD_CONTEXT_REG 0x61
0316 #define PACKET3_LOAD_COMPUTE_STATE 0x62
0317 #define PACKET3_LOAD_SH_REG_INDEX 0x63
0318 #define PACKET3_SET_CONFIG_REG 0x68
0319 #define PACKET3_SET_CONFIG_REG_START 0x00002000
0320 #define PACKET3_SET_CONFIG_REG_END 0x00002c00
0321 #define PACKET3_SET_CONTEXT_REG 0x69
0322 #define PACKET3_SET_CONTEXT_REG_START 0x0000a000
0323 #define PACKET3_SET_CONTEXT_REG_END 0x0000a400
0324 #define PACKET3_SET_CONTEXT_REG_INDEX 0x6A
0325 #define PACKET3_SET_VGPR_REG_DI_MULTI 0x71
0326 #define PACKET3_SET_SH_REG_DI 0x72
0327 #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
0328 #define PACKET3_SET_SH_REG_DI_MULTI 0x74
0329 #define PACKET3_GFX_PIPE_LOCK 0x75
0330 #define PACKET3_SET_SH_REG 0x76
0331 #define PACKET3_SET_SH_REG_START 0x00002c00
0332 #define PACKET3_SET_SH_REG_END 0x00003000
0333 #define PACKET3_SET_SH_REG_OFFSET 0x77
0334 #define PACKET3_SET_QUEUE_REG 0x78
0335 #define PACKET3_SET_UCONFIG_REG 0x79
0336 #define PACKET3_SET_UCONFIG_REG_START 0x0000c000
0337 #define PACKET3_SET_UCONFIG_REG_END 0x0000c400
0338 #define PACKET3_SET_UCONFIG_REG_INDEX 0x7A
0339 #define PACKET3_FORWARD_HEADER 0x7C
0340 #define PACKET3_SCRATCH_RAM_WRITE 0x7D
0341 #define PACKET3_SCRATCH_RAM_READ 0x7E
0342 #define PACKET3_LOAD_CONST_RAM 0x80
0343 #define PACKET3_WRITE_CONST_RAM 0x81
0344 #define PACKET3_DUMP_CONST_RAM 0x83
0345 #define PACKET3_INCREMENT_CE_COUNTER 0x84
0346 #define PACKET3_INCREMENT_DE_COUNTER 0x85
0347 #define PACKET3_WAIT_ON_CE_COUNTER 0x86
0348 #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
0349 #define PACKET3_SWITCH_BUFFER 0x8B
0350 #define PACKET3_DISPATCH_DRAW_PREAMBLE 0x8C
0351 #define PACKET3_DISPATCH_DRAW_PREAMBLE_ACE 0x8C
0352 #define PACKET3_DISPATCH_DRAW 0x8D
0353 #define PACKET3_DISPATCH_DRAW_ACE 0x8D
0354 #define PACKET3_GET_LOD_STATS 0x8E
0355 #define PACKET3_DRAW_MULTI_PREAMBLE 0x8F
0356 #define PACKET3_FRAME_CONTROL 0x90
0357 # define FRAME_TMZ (1 << 0)
0358 # define FRAME_CMD(x) ((x) << 28)
0359
0360
0361
0362
0363 #define PACKET3_INDEX_ATTRIBUTES_INDIRECT 0x91
0364 #define PACKET3_WAIT_REG_MEM64 0x93
0365 #define PACKET3_COND_PREEMPT 0x94
0366 #define PACKET3_HDP_FLUSH 0x95
0367 #define PACKET3_COPY_DATA_RB 0x96
0368 #define PACKET3_INVALIDATE_TLBS 0x98
0369 # define PACKET3_INVALIDATE_TLBS_DST_SEL(x) ((x) << 0)
0370 # define PACKET3_INVALIDATE_TLBS_ALL_HUB(x) ((x) << 4)
0371 # define PACKET3_INVALIDATE_TLBS_PASID(x) ((x) << 5)
0372 #define PACKET3_AQL_PACKET 0x99
0373 #define PACKET3_DMA_DATA_FILL_MULTI 0x9A
0374 #define PACKET3_SET_SH_REG_INDEX 0x9B
0375 #define PACKET3_DRAW_INDIRECT_COUNT_MULTI 0x9C
0376 #define PACKET3_DRAW_INDEX_INDIRECT_COUNT_MULTI 0x9D
0377 #define PACKET3_DUMP_CONST_RAM_OFFSET 0x9E
0378 #define PACKET3_LOAD_CONTEXT_REG_INDEX 0x9F
0379 #define PACKET3_SET_RESOURCES 0xA0
0380
0381
0382
0383
0384
0385
0386
0387
0388
0389 # define PACKET3_SET_RESOURCES_VMID_MASK(x) ((x) << 0)
0390 # define PACKET3_SET_RESOURCES_UNMAP_LATENTY(x) ((x) << 16)
0391 # define PACKET3_SET_RESOURCES_QUEUE_TYPE(x) ((x) << 29)
0392 #define PACKET3_MAP_PROCESS 0xA1
0393 #define PACKET3_MAP_QUEUES 0xA2
0394
0395
0396
0397
0398
0399
0400
0401
0402
0403 # define PACKET3_MAP_QUEUES_QUEUE_SEL(x) ((x) << 4)
0404 # define PACKET3_MAP_QUEUES_VMID(x) ((x) << 8)
0405 # define PACKET3_MAP_QUEUES_QUEUE(x) ((x) << 13)
0406 # define PACKET3_MAP_QUEUES_PIPE(x) ((x) << 16)
0407 # define PACKET3_MAP_QUEUES_ME(x) ((x) << 18)
0408 # define PACKET3_MAP_QUEUES_QUEUE_TYPE(x) ((x) << 21)
0409 # define PACKET3_MAP_QUEUES_ALLOC_FORMAT(x) ((x) << 24)
0410 # define PACKET3_MAP_QUEUES_ENGINE_SEL(x) ((x) << 26)
0411 # define PACKET3_MAP_QUEUES_NUM_QUEUES(x) ((x) << 29)
0412
0413 # define PACKET3_MAP_QUEUES_CHECK_DISABLE(x) ((x) << 1)
0414 # define PACKET3_MAP_QUEUES_DOORBELL_OFFSET(x) ((x) << 2)
0415 #define PACKET3_UNMAP_QUEUES 0xA3
0416
0417
0418
0419
0420
0421
0422
0423
0424 # define PACKET3_UNMAP_QUEUES_ACTION(x) ((x) << 0)
0425
0426
0427
0428
0429
0430 # define PACKET3_UNMAP_QUEUES_QUEUE_SEL(x) ((x) << 4)
0431 # define PACKET3_UNMAP_QUEUES_ENGINE_SEL(x) ((x) << 26)
0432 # define PACKET3_UNMAP_QUEUES_NUM_QUEUES(x) ((x) << 29)
0433
0434 # define PACKET3_UNMAP_QUEUES_PASID(x) ((x) << 0)
0435
0436 # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(x) ((x) << 2)
0437
0438 # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET1(x) ((x) << 2)
0439
0440 # define PACKET3_UNMAP_QUEUES_RB_WPTR(x) ((x) << 0)
0441
0442 # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET2(x) ((x) << 2)
0443
0444 # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET3(x) ((x) << 2)
0445 #define PACKET3_QUERY_STATUS 0xA4
0446
0447
0448
0449
0450
0451
0452
0453
0454
0455 # define PACKET3_QUERY_STATUS_CONTEXT_ID(x) ((x) << 0)
0456 # define PACKET3_QUERY_STATUS_INTERRUPT_SEL(x) ((x) << 28)
0457 # define PACKET3_QUERY_STATUS_COMMAND(x) ((x) << 30)
0458
0459 # define PACKET3_QUERY_STATUS_PASID(x) ((x) << 0)
0460
0461 # define PACKET3_QUERY_STATUS_DOORBELL_OFFSET(x) ((x) << 2)
0462 # define PACKET3_QUERY_STATUS_ENG_SEL(x) ((x) << 25)
0463 #define PACKET3_RUN_LIST 0xA5
0464 #define PACKET3_MAP_PROCESS_VM 0xA6
0465
0466
0467 #endif